AMERICAN NATIONAL STANDARD

ANSI/SCTE 137-1 2007

DOCSIS Timing Interface
tor Cable Modem Termination Systems
NOTICE

The Society of Cable Telecommunications Engineers (SCTE) Standards are intended to serve the public interest by providing specifications, test methods and procedures that promote uniformity of product, interchangeability and ultimately the long term reliability of broadband communications facilities. These documents shall not in any way preclude any member or non-member of SCTE from manufacturing or selling products not conforming to such documents, nor shall the existence of such standards preclude their voluntary use by those other than SCTE members, whether used domestically or internationally.

SCTE assumes no obligations or liability whatsoever to any party who may adopt the Standards. Such adopting party assumes all risks associated with adoption of these Standards, and accepts full responsibility for any damage and/or claims arising from the adoption of such Standards.

Attention is called to the possibility that implementation of this standard may require the use of subject matter covered by patent rights. By publication of this standard, no position is taken with respect to the existence or validity of any patent rights in connection therewith. SCTE shall not be responsible for identifying patents for which a license may be required or for conducting inquiries into the legal validity or scope of those patents that are brought to its attention.

Patent holders who believe that they hold patents which are essential to the implementation of this standard have been requested to provide information about those patents and any related licensing terms and conditions. Any such declarations made before or after publication of this document are available on the SCTE web site at http://www.scte.org.

All Rights Reserved

© Society of Cable Telecommunications Engineers, Inc. 2007
140 Philips Road
Exton, PA 19341

DOCSIS® is a trademark of Cable Television Laboratories, Inc. (CableLabs) and is used in this document with permission.
Contents

1 SCOPE................................................................................................................................................. 1
  1.1 INTRODUCTION AND OVERVIEW .............................................................................................. 1
  1.1.1 System Requirements .............................................................................................................. 1
  1.1.2 TDM Services Consideration .................................................................................................. 1
  1.1.3 Modular Implementation Requirements ................................................................................. 1
  1.1.4 Architecture ............................................................................................................................ 2
  1.1.5 Synchronization Needed for TDM Services Deployment ....................................................... 3
  1.1.6 STS-1 Frame Structure Requirements....................................................................................... 4

2 REFERENCES ....................................................................................................................................... 4
  2.1 NORMATIVE REFERENCES ....................................................................................................... 4

3 TERMS AND DEFINITIONS ............................................................................................................. 5

4 ABBREVIATIONS, ACRONYMS, AND CONVENTIONS ...................................................................... 6
  4.1 ABBREVIATIONS AND ACRONYMS .......................................................................................... 6
  4.2 CONVENTIONS ............................................................................................................................. 7

5 PHYSICAL LAYER REQUIREMENTS ............................................................................................... 8
  5.1 INTRODUCTION........................................................................................................................... 8
  5.2 PHYSICAL CONNECTOR DESCRIPTION ...................................................................................... 8
  5.3 CABLE REQUIREMENTS ............................................................................................................. 9
  5.4 ELECTRICAL DESCRIPTION .................................................................................................... 9
    5.4.1 Impedance ............................................................................................................................ 9
    5.4.2 Isolation ............................................................................................................................... 9
    5.4.3 EMI Considerations .............................................................................................................. 9
    5.4.4 Signal Strength (voltage) ..................................................................................................... 9
    5.4.5 Common-mode rejection ..................................................................................................... 9
    5.4.6 Signal Description ................................................................................................................. 9

6 DOCSIS TIMING PROTOCOL ........................................................................................................ 10
  6.1 DTI TIMING ENTITIES .............................................................................................................. 10
  6.2 DTI TIMING STRUCTURE ........................................................................................................ 11
  6.3 TRACEABILITY OF DOCSIS TIMESTAMP ............................................................................... 12
    6.3.1 GPS Frequency Mode ......................................................................................................... 12
  6.4 DTI FRAME STRUCTURE REQUIREMENTS ............................................................................. 13
    6.4.1 Conventions for this Specification ...................................................................................... 13
    6.4.2 SERVER TO CLIENT .......................................................................................................... 14
    6.4.3 CLIENT TO SERVER .......................................................................................................... 19
  6.5 DTI SERVER-CLIENT PROTOCOL INTERACTION ................................................................... 21

7 DTI CLIENT AND SERVER OPERATION ................................................................................... 23
  7.1 DTI SERVER MODES .............................................................................................................. 23
    7.1.1 Free Running Master Mode ............................................................................................... 23
    7.1.2 External Reference Modes ................................................................................................ 23
    7.1.3 DTI Server Functional Requirements ............................................................................... 28
    7.1.4 DTI Server Test Signal Mode ............................................................................................ 29
  7.2 DTI CLIENT OPERATION ........................................................................................................ 30
    7.2.1 DTI Normal operating conditions ...................................................................................... 31
    7.2.2 DTI Client Operational Modes .......................................................................................... 31
    7.2.3 DTI Client Mode Transition Diagram .............................................................................. 31
    7.2.4 Functional Requirements .................................................................................................. 33
    7.2.5 DTI Client Port ................................................................................................................... 33
Figures

FIGURE 1–1 - TIMING ARCHITECTURE ..................................................................................................................... 2
FIGURE 6-1 - DTI PROTOCOL TIMING STRUCTURE ................................................................................................ 11
FIGURE 6-2 - DTI FRAME STRUCTURE ............................................................................................................... 14
FIGURE 6-3 - EXAMPLE OF DTI SERVER-CLIENT PROTOCOL .............................................................................. 22
FIGURE 7-1 - GPS TRACEABLE MODE MTIE REQUIREMENTS ............................................................................. 25
FIGURE 7-2 - NETWORK INPUT MTIE REQUIREMENTS ....................................................................................... 28
FIGURE 7-3 - NETWORK TRACEABLE MODE MTIE REQUIREMENTS .................................................................. 28
FIGURE 7-4 - DTI CLIENT SYSTEM INTERFACE .................................................................................................. 30
FIGURE 7-5 - CLIENT MODE TRANSITION DIAGRAM ........................................................................................ 32
FIGURE 7-6 - TEST PORT TIMING DIAGRAM .................................................................................................... 35
FIGURE 7-7 - EDGE QAM TEST PORT OPTION ................................................................................................. 36
FIGURE 7-8 - DTI DISTRIBUTION FALLBACK STRATEGIES .............................................................................. 38
FIGURE A–1 - CURRENT NON-MODULAR CMTS IMPLEMENTATION .............................................................. 40
FIGURE A–2  - NEW MODULAR CMTS IMPLEMENTATION ................................................................................ 40
FIGURE A–3  - RANGING WANDER TEST FILTER ............................................................................................ 41
FIGURE I–1 - SERVER TOD/GPS/NETWORK SIGNAL PROCESSING REFERENCE BLOCK DIAGRAM ............ 42
FIGURE I–2 - DTI SERVER REFERENCE SIGNAL PROCESSING BLOCK DIAGRAM ........................................ 43
FIGURE II–1 - DTI CLIENT BLOCK DIAGRAM .................................................................................................. 44
FIGURE II–2 - EXAMPLE DTI PHY INTERFACE CIRCUIT ............................................................................... 45
FIGURE II–3 - DTI CLIENT FRAME PROCESSOR ................................................................................................ 46
FIGURE III–1 - DTI JITTER BUDGET REFERENCE MODEL ............................................................................... 48
FIGURE V–1 - FRACTIONAL CLOCK DITHER PATTERN .................................................................................... 52
FIGURE V–2 - PHASE MEASUREMENT DITHER PATTERN 191 PS OFFSET ..................................................... 53
FIGURE V–3 - PHASE MEASUREMENT DITHER PATTERN 381 PS OFFSET ..................................................... 53

Tables

TABLE 5–1 - PHYSICAL LAYER COMPARISONS ................................................................................................. 8
TABLE 5–2 - DTI RJ45 INTERCONNECT ............................................................................................................... 9
TABLE 6-1 - DTI SERVER FRAME STRUCTURE .................................................................................................. 14
TABLE 6-2 - TOD SUBCOMMUTATED MESSAGE FORMAT ............................................................................. 17
TABLE 6-3 - PATH TRACEABILITY MESSAGE FORMAT ................................................................................... 19
TABLE 6-4 - DTI CLIENT FRAME STRUCTURE .................................................................................................. 20
TABLE 7-1 - DTI SERVER HOLDOVER REQUIREMENTS ................................................................................... 24
TABLE 7-2 - CLIENT OPERATING STATES ......................................................................................................... 31
TABLE 7-3 - CLIENT MODE TRANSITIONS ........................................................................................................ 31
TABLE 7-4 - DTI CLIENT TEST PORT ................................................................................................................ 33
TABLE 7-5 - CLIENT PHASE NOISE ................................................................................................................... 34
TABLE 7-6 - DTI STATUS LEDs ......................................................................................................................... 36
TABLE III–1 - DTI 10.24 MHZ OUTPUT JITTER PERFORMANCE ................................................................... 50
TABLE IV–1 - SYMBOL CLOCK SYNCHRONIZATION ....................................................................................... 51
This page left blank intentionally.
1 SCOPE

1.1 Introduction and Overview

The requirements for timing and synchronization of the DOCSIS system come from the following areas.

- Existing DOCSIS Specification & Testability Requirements
- Remote PHY System Requirements
- Implementation Requirements
- Services like T1 or E1 and wireless

These requirements place definitions and constraints on the use of the DOCSIS master clock and the DOCSIS timestamp, which is delivered in the SYNC message. The DOCSIS specification originally envisioned the M-CMTS-CORE, EQAMs, and upstream receive functions on one assembly, fed with a common clock. The timestamp counter resided in the M-CMTS-CORE function.

The M-CMTSTM Remote PHY architecture may result in three components: the M-CMTS-CORE, the upstream receiver, and the EQAM being located in a different chassis, and potentially at different physical locations. As a system, the three components comply with the DOCSIS specification and any existing CMTS equipment.

The DOCSIS Timing Protocol (DTI) defined in this document, supports the accurate and robust transport of the DTI server 10.24 MHz master clock, 32-bit DOCSIS timestamp, and Time of Day, to the DTI client within the DOCSIS M-CMTS cable network. The DTI protocol is structured to minimize the complexity and cost of the DTI client clocks, and the per port cost of the shared server function while supporting all S-CDMA and TDMA timing requirements.

1.1.1 System Requirements

The DTI system requirements refer to the DOCSIS timing requirements as outlined in the DOCSIS Specification. These requirements are presented independent of the CMTS architecture.

The sections of the DOCSIS specification [DOCSIS2-RFI] that are of interest are:

6.2.11.2 Mini-slot Numbering
6.2.21.8.2 Chip Timing Jitter for Synchronous Operation
6.3.7 CMTS Timestamp Jitter
6.3.8 CMTS Clock Generation
6.3.9 CMTS Downstream Symbol Clock Jitter for Synchronous Operation
6.3.10 CMTS Downstream Symbol Clock Drift for Synchronous Operation
9.3 Timing and Synchronization

1.1.2 TDM Services Consideration

To maintain compatibility with the TDM Service synchronization hierarchy the DTI Server clock operates with the specifications detailed in section 7.1 which integrate both the DOCSIS timing system requirements and the existing legacy synchronization network clock consistent with [G.812] and [T1.101]. This is done to ensure that the CM supporting TDM Services can derive its clocking and meet [G.823] or [G.824] jitter and wander requirements for both traffic bearing and synchronization bearing transport clock sources.

Support of TDM Services will require that the master clock and the downstream symbol clock be locked and upstream and downstream clocks be coherent.

1.1.3 Modular Implementation Requirements

The M-CMTS-CORE element:
• Uses the DTI server master clock for creating a timestamp
• Uses the timestamp for MAP generation

The Edge QAM element:
• Uses the DTI server master clock for symbol rate generation
• Uses the timestamp for inserting and/or correcting SYNC messages

The Upstream receive element:
• Uses the timestamp and/or S-CDMA frame and the MAP for determining when to look for the start of a receive burst
• Uses a clock locked to the master clock for reception of symbols in S-CDMA mode

1.1.4 Architecture

Notes: CMTS Core, Upstream PHYs and Edge QAMs can be configured for redundancy. DTI Servers can be configured redundantly and a slave server can be connected to a master server up to a depth of 1 from the master. All DTI links from a DTI Root Server and connected DTI Slave Servers will be synchronous as if they came from the same server.

Figure 1–1 - Timing Architecture
Figure 1–1 shows frequency and timing distribution examples for both headend and Hub. The DTI Server establishes the reference for the timing distribution network and synchronizes all connected DTI Clients via point-to-point connections between the server and each client. A single protocol initiated by the DTI server permits the client to perform frequency and time synchronization. As shown, upstream receive, Edge QAMs, and the M-CMTS-CORE may have different uses for the synchronized frequency and time, but utilize a common client function.

The DTI protocol and server-client interactions are described in detail in Sections 6 and 7. The essential characteristics are:

- The DTI server initiates the protocol, which the DTI client uses to establish its time and frequency synchronization.
- Using a ping-pong scheme, the client always immediately replies to the DTI server when it receives a transmission from the DTI server. The server uses this response to auto-compensate any delays with the effect that the client becomes precisely synchronized to the server.
- The server-to-client-to-server handshake continually repeats, assuring that a tight synchronization can be maintained.

The DTI protocol and components support accurate and robust transport of the server 10.24 MHz master clock and 32-bit DOCSIS timestamp to the client within a node or building. The protocol is structured to minimize the complexity and cost of the client clocks and the per port cost of the shared server function while supporting all the DOCSIS S-CDMA, TDMA and future TDM Services timing requirements in a modular system.

The high accuracy (<5 ns) and high stability (<1 ns timing jitter budget) is achieved by using a simple ping-pong layer 2 timing protocol over a single twisted pair connection using common passive PHY components in both directions. This structure provides delay reciprocity so that all cable delay processing can be performed in the server. The client’s role in delay correction is to provide a fixed delay response to the server frame and to use the cable advance supplied by the server to advance the local 10 kHz DTI frame clock to correct for cable delay.

To ensure reliable transport and client clock operation, the client clock is required to report the current phase error of its local clock (frame clock) with respect to the delay-corrected server frame clock. This measurement is reported to the server at the 10 kHz frame rate. The server’s role is to process this measurement data and verify the client’s timing operation. This protocol supports real-time detection and mitigation of client clock faults.

The DTI client can be realized with a single digital component, a simple PHY and a low cost local oscillator, as holdover and filtering are supported in the shared server. A common definition of the DTI high-speed clock is necessary to ensure compatibility between all DOCSIS DTI client components.

1.1.5 Synchronization Needed for TDM Services Deployment

The deployment of TDM Services compliant with the existing telecommunications TDM standards (e.g. T1 or E1) will require both synchronization and traceability to a common external clock source. In this case, if a cable modem supporting TDM Services is connected to an M-CMTS EQAM, the cable modem will need to be synchronized with the DTI Server operating with an external TDM Service reference.
2 REFERENCES

2.1 Normative References

The following documents contain provisions that, through reference in this text, constitute provisions of this standard. At the time of publication, the editions indicated were valid. All standards are subject to revision, and parties to agreement based on this standard are encouraged to investigate the possibility of applying the most recent edition of the documents listed below.


3 TERMS AND DEFINITIONS

This specification uses the following terms:

**bridging mode**
A short-term operating condition of the DTI clock where the DTI client has recently lost its controlling input and is using stored data, acquired while in normal or fast mode operation, to control its output. While in bridging the degree of deviation of the output is deemed to be such that DTI client clock is still performing within normal or acceptable limits. If an outage period persists the DTI client clock will transition to the holdover mode indicating that the DTI client clock output may be degraded.

**DTI Minimum Clock oscillator**
An oscillator that supports all the client clock performance requirements with holdover limited to the minimum bridging time. A non-ovenized oscillator can be used to support this oscillator category.

**fast mode**
An operating condition of a clock in which it is locked to an external reference and is using time constants, which are reduced to quickly bring the local oscillator's frequency into approximate agreement with the synchronization reference frequency.

**free-run mode**
An operating condition of a DTI clock whose output signals are internally controlled by the DTI server. The clock has never had, or has lost, external reference input and has no access to stored data that was acquired from a previously connected external reference during the time after the last power cycle. Free-run ends when the clock output is influenced by an external reference or the process to achieve lock to an external reference. Free-run may provide needed stability when external reference has been lost or not equipped.

**gpssec**
The gpssec is a 32-bit timestamp counter that is incremented every second. GPS system time began on January 6, 1980. The gpssec value was set to zero at the January 6, 1980 start epoch.

**holdover mode**
An operating condition of a DTI clock that has lost its controlling input and is using stored data, acquired while in normal or fast mode operation, to control its output. The stored data is filtered to minimize the effects of short-term variations and to establish a predictor of oscillator behavior during the reference outage. This permits the output deviation from normal operation to be minimized.

**Maximum time interval error (MTIE)**
For a sequence of time delay samples $x_i$, MTIE at observation time $(S)$ is:

$$MTIE(S) = \frac{N-1}{\tau_o} \left[ \frac{\max_{j \neq j} (x_j)}{\min_{j \neq j} (x_j)} - \frac{\min_{j \neq j} (x_j)}{\max_{j \neq j} (x_j)} \right]$$

MTIE Measurement:
where:
- $\tau_o =$ sample period
- $N =$ number of samples in the sequence
- $n = \lfloor S/\tau_o \rfloor + 1$
- $S =$ observation time
- $x_i =$ time delay sample

**normal mode**
An operating condition of a clock in which the output signals are controlled by an external input reference. The expected mode and state permits each clock within a distribution to have the same long-term average frequency and time. Clocks in this mode are referred to as locked meaning that they are in tight relationship with the DTI root clock. A DTI server clock in a fault free free-run mode will be considered in normal mode

**Root DTI Server:**
The DTI server that is the source of traceable time and frequency for all subtending DTI servers and clients in a building.
4 ABBREVIATIONS, ACRONYMS, AND CONVENTIONS

4.1 Abbreviations and acronyms

This specification uses the following abbreviations:

- **TDMA** (Time Division Multiple Access)
- **CM** (Cable Modem)
- **CMTS** (Cable Modem Termination System)
- **CRC** (Cyclic Redundancy Check)
- **DEPI** (Downstream External PHY Interface)
- **DOCSIS®** (Data Over Cable Service Interface Specifications)
- **DS** (Downstream)
- **DTI** (DOCSIS Timing Interface)
- **DTS** (32-bit DOCSIS Time Stamp)
- **(EQAM), Edge QAM**
  A network element which receives MPEG-TS frames over a network interface such as Ethernet, and modulates them onto QAM carriers for use on a HFC plant.
- **ERMI** (Edge Resource Manager Interface)
- **GE** (Gigabit Ethernet (1 Gbps))
- **GPS** (Global Positioning System)
- **IE** (Information Element. An element of a MAP message.)
- **IP** (Internet Protocol)
- **M-CMTS** (Modular CMTS)
- **MAC**
  Media Access Control. Used to refer to the layer 2 element of the system, which would include DOCSIS framing and signaling.
- **MPEG** (Motion Picture Experts Group)
- **MPEG-TS** (Motion Picture Experts Group Transport Stream)
- **MTIE** (Maximum Time Interval Error)
- **PCR** (Program Clock Reference)
- **PHY**
  Physical Layer. Used to refer to the downstream QAM transmitters and the upstream burst demodulators (receiver).
- **PID** (Packet Identifier used in MPEG-TS)
**Conventions**

Throughout this document, the words that are used to define the significance of particular requirements are capitalized. These words are:

- **“MUST”** This word or the adjective “REQUIRED” means that the item is an absolute requirement of this specification.
- **“MUST NOT”** This phrase means that the item is an absolute prohibition of this specification.
- **“SHOULD”** This word or the adjective “RECOMMENDED” means that there may exist valid reasons in particular circumstances to ignore this item, but the full implications should be understood and the case carefully weighed before choosing a different course.
- **“SHOULD NOT”** This phrase means that there may exist valid reasons in particular circumstances when the listed behavior is acceptable or even useful, but the full implications should be understood and the case carefully weighed before implementing any behavior described with this label.
- **“MAY”** This word or the adjective “OPTIONAL” means that this item is truly optional. One vendor may choose to include the item because a particular marketplace requires it or because it enhances the product, for example; another vendor may omit the same item. Optional features implemented, MST meet the defined requirements.
5 PHYSICAL LAYER REQUIREMENTS

This section is normative and specifies the physical layer requirements of the DTI protocol.

5.1 Introduction

The DTI link comprises the connection between a DTI Server and various other elements, such as M-CMTS-CORE, EQAM and US Receivers collocated in the node that derive their clocking (time and frequency) from the DTI Server. Since the link resembles an Ethernet (802.3) 10BaseT link, it is advantageous to leverage the availability and cost effectiveness of this standard. This document defines the differences between the DOCSIS Timing Interface and a conventional 802.3-10BaseT interface. Table 5–1 indicates the similarity between the two links.

<table>
<thead>
<tr>
<th>Table 5–1 - Physical Layer Comparisons</th>
</tr>
</thead>
<tbody>
<tr>
<td>Characteristic</td>
</tr>
<tr>
<td>Data Rate (Mbps)</td>
</tr>
<tr>
<td>Accuracy</td>
</tr>
<tr>
<td>Transmission mode(s)</td>
</tr>
<tr>
<td>Topology</td>
</tr>
<tr>
<td>Maximum Segment Length</td>
</tr>
<tr>
<td>Media</td>
</tr>
<tr>
<td>Signaling method</td>
</tr>
<tr>
<td>Modulation</td>
</tr>
</tbody>
</table>

Notes:
1. Conventional Ethernet 802.3 transceivers use separate wire pairs for transmission in the two directions. The DTI uses a ping-pong scheme whereby the same pair is used for transmission in both directions. This ensures the maximal reciprocity, minimizing the asymmetry in transmission delay between the two directions and minimizes crosstalk.
2. Conventional Ethernet installations utilize a star-wiring configuration where the “common” point is a switch or hub. In the DTI scenario the common point is the DTI Server.

The governing standard for Ethernet (physical layer) is [ISO/IEC 8802-3]. The physical layer specifications (primarily section 14 of the standard) are applicable here.

5.2 Physical Connector Description

The DTI Server, as well as the DTI Client, MUST have an RJ-45 (female) connector for each DTI link. This permits conventional Ethernet cabling techniques to be applied. See [ISO/IEC 8802-3], section 14.5.1. One distinction is that the DTI utilizes a single pair for transmission in both directions. Therefore a crossover function is not required. Contacts 1 and 2, labeled “SIG+” and “SIG” will be used for the ping-pong transmission.

The cable interconnect MUST be as defined in Table 5–2.
Table 5–2 - DTI RJ45 Interconnect

<table>
<thead>
<tr>
<th>RJ45 Pin Number</th>
<th>Signal</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>SIG+</td>
<td>10BaseT Compliant</td>
</tr>
<tr>
<td>2</td>
<td>SIG-</td>
<td>10BaseT Compliant</td>
</tr>
<tr>
<td>3</td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>NC</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>NC</td>
<td></td>
</tr>
</tbody>
</table>

5.3 Cable Requirements

The DTI MUST operate normally over a maximum of 200 meters of UTP cable rated at category 5E or better.

5.4 Electrical Description

5.4.1 Impedance

The termination impedance MUST be 100 ohms. The differential output impedance as measured on the TD circuit MUST be compliant with [ISO/IEC 8802-3], section 14.3.1.2.2. The transmitter impedance balance, or the ratio of common-mode to differential-mode impedance balance of the TD circuit MUST exceed $29 + 17 \log_{10}(f / 10)$ dB, where $f$ is the frequency in MHz, over the frequency range 1.0 MHz to 20 MHz (see [ISO/IEC 8802-3], section 14.3.1.2.4).

5.4.2 Isolation

There MUST be isolation between the physical layer circuits, including frame ground, and all leads including those not used by the DTI link. The isolation requirement follows [ISO/IEC 8802-3], section 14.3.1.

5.4.3 EMI Considerations

The DTI link will comply with applicable local and national codes for limitation of electromagnetic interference.

5.4.4 Signal Strength (voltage)

The per symbol peak differential voltage on the SIG± signals at the DTI Server, when terminated in a 100 Ω resistive load MUST be between 2.2 V and 2.8 V for all data sequences. For an all-ones Manchester-encoded pattern, any even harmonic measured on the TD circuit MUST be at least 27 dB below the fundamental. The magnitude of the total common-mode output voltage MUST be less than 50 mV peak.

5.4.5 Common-mode rejection

Given application of common-mode voltage of 15 V peak ~10 MHz sine wave (see [ISO/IEC 8802-3], section 14.3.1.2.6) the differential-mode voltage MUST NOT change by more than 100 mV for all data sequences. The edge jitter introduced MUST be less than 3 ns.

5.4.6 Signal Description

The transmission between the DTI Server and the DTI client MUST be ping-pong in nature, using the same pair of wires for transmission in both directions. The data pattern MUST be Manchester encoded with an underlying bit-rate of 5.12 Mbps, locked to the DTI Master Clock.
6 DOCSIS TIMING PROTOCOL

This section is normative. See Section 1.1 for an informational description of the DTI protocol.

6.1 DTI Timing Entities

The DTI protocol is supported by two terminated entities.

1. DTI Server
2. DTI Client

DTI Server and Client functional entities are part of M-CMTS architecture. The DOCSIS Client function is structured to permit a low cost client clock function within all EQAMs, upstream receivers, and M-CMTS-CORE entities.

The DTI Server SHOULD support multiple client functions to support scalable growth of DTI port capacity within a node or building.

The DTI Server MUST support a SNMP management interface, IP addressing and use RJ45 connectors.

DTI server in a single building MAY consist of active and backup servers components in a common shelf and/or DTI servers in subtending shelves.

A DTI server MAY support at least one of the following two capabilities:

1. Operation as a subtending server.
2. Provide DTI outputs capable of supporting DTI subtending servers.

The following accuracy requirements may be confirmed with a delay-calibrated client. A delay-calibrated client provides sufficient measurement points to determine current calibrated delay bias.

All DTI root server outputs MUST meet a 1.25 ns accuracy requirement when tested with a delay calibrated client with respect to the DTI root server master clock test port with correction for test port group delay.

All DTI subtending server outputs MUST meet a 2.5 ns accuracy requirement when tested with a delay calibrated client with respect to the DTI root server master clock test port with correction for test port group delay.

A DTI output that can support a subtending DTI server MUST meet a 1.25 ns accuracy requirement when tested with delay-calibrated client under normal operating conditions. An M-CMTS E-QAM, M-CMTS-CORE or a separate upstream receiver MUST support at least one DTI client interface.

A DTI server in slave mode is intended to only accept a DTI input from a root server.

An M-CMTS device MAY support multiple DTI clients if protection for a DTI interconnect cable loss is desired.

If an M-CMTS device has more than one DTI client, it MUST not switch to a protection client as a result of a loss of DTI input until a minimum timeout of 500 ms.
6.2 DTI Timing Structure

Figure 6-1 defines the structure of the DOCSIS Timing Protocol as (a) sent by the Server, (b) received by the Client after the cable delay, and (c) output at the Client Test Port after the cable advance correction. The highest-level structure is the DTI Timeslot. A DTI Timeslot occupies 1024 master clock (10.24 MHz) periods spanning 1/10 kHz = 100 us. A bit period consists of two consecutive master clock counts starting with an even count, resulting in 512 bit periods in a DTI timeslot. The timeslot is synchronized to the DOCSIS 32-bit timestamp (DTS), such that the current bit period of a timeslot is the integer, as follows:

\[
\text{current\_bit\_count} = \text{floor}((\text{DTS mod } 1024)/2)
\]

The Client’s received DTI Timeslot timing is offset from the Server’s DTI Timeslot timing by the cable propagation delay (plus any group and logic delays). Since the Client when in steady state tracks the Server, the Client counts off a continuous succession of bit slots timed on its own 5.12 MHz bit clock, repeating DTI Timeslots seamlessly modulo 512 bits. The Client always receives the first preamble bit from the Server in bit slot 0. When it transmits, the Client MUST transmit the first bit of its preamble in bit slot 256.

The DTI protocol is ping-pong in nature. The Server and Client share the line using time division duplexing (TDD), one transmitting while the other receives. The DTI timeslot is divided into two equal intervals, the Server Timeslot and Client Timeslot. Layer 2 communication protocol data units (PDUs) are termed Frames. Both Server and Client Frames are 234 bits in length, and each is followed by a 22 bit Turnaround Guard Time (TGT). The purpose of TGT1, located after the Server Frame, is to allow time for the Client to complete its CRC processing and perform receive/transmit switching on the line after receipt of the Server Frame. The purpose of TGT2, located after the Client Frame, is to provide for the round-trip delay of the cable, ensuring that the Client Frame has been received by the Server before the Server begins transmitting the next Server Frame, including time for the Server to perform receive/transmit switching on the line after receipt of the Client...
Frame. Each TGT provides approximately 4.3 µs of guard time, which well exceeds the maximum round-trip delay for 200 m cable of approximately 2 s.

At the Client output, the DTI Frame timing is adjusted earlier in time by the cable advance correction sent by the Server, in order to align the Client output frame timing closely with the Server frame timing. To allow for causality, the data received during the previous frame is buffered and output by the Client after the CRC check has completed.

6.3 Traceability of DOCSIS Timestamp

Time of Coincidence (TOC) is an important concept to understand the relationship of any DTI Timestamp (DTS) 32-bit counter to GPS system time. GPS system time began on January 6, 1980. GPS receivers will provide a 32-bit gpssec timestamp that was zero at the January 6 start epoch. The gpssec is a 32-bit timestamp counter that is incremented every second. The DTS is also a 32-bit timestamp counter that is incremented every 10.24 MHz master clock. The objective is to map the current GPS system time to the current DOCSIS Timestamp in a coherent manner.

By definition, the DTS can be assigned the value of zero at the same January 6, 1980 start epoch. At the next second, the DOCSIS timestamp will advance 10,000 timeslots with 1024 master clocks per timeslot, so the DTS should be 10240000. The TOC is the next integer gpssec when the DTS will be exactly zero. This will occur every 262144 seconds (~ every 3 days). If a reset to zero process were used to synchronize every DTS counter in a server then it would require up to 3 days to align a server at start-up. The approach is to generate an initial value for DTS by a mapping function so that the alignment can occur on any one second boundary.

The mapping function from gpssec to DTS in the DTI server MUST be:

\[
DTS = 2^{10} \times \left[ \left(10,000 \times (\text{gpssec mod 262144}) \right) \mod 2^{22}\right]
\]

The four time-of-day setting modes are:

1. GPS
2. User Time Set
3. Default Time Set
4. Network Timing Protocol (NTP) version 4 or greater

The GPS traceability mode provides the most precise time setting capability. Regardless of the Time of Day mode, the DTI server MUST convert time of day information to the equivalent gpssec value.

The user time set permits a user to enter an approximate time of day setting through either a local or remote user interface. The default time set operation, if selected, will establish a coarse time of day setting after a reset or power cycle. The time of day is based on the current value of the real time clock in the server.

The NTP time set mode if supported will allow the DTI server to establish a time setting via the NTP protocol as currently configured in the DTI server. If NTP time mode is supported, the DTI server MUST support NTP version 3 or higher.

The DTI server MUST support a means to configure the time of day setting modes of User Time Set, Default Time Set, NTP or GPS.

6.3.1 GPS Frequency Mode

In order to provide continuity in the DTI timebase when transitioning from free run mode or network mode to GPS mode, an intermediate state, “GPS frequency mode,” is defined. When the DTI server transitions from free run or network mode to GPS frequency mode, the DTI server’s 10.24 MHz output frequency is adjusted smoothly so as to track the GPS system frequency, while maintaining continuity of the DTI time counters. The system may remain in GPS frequency mode for an extended period of time. If and when the DTI server transitions from GPS frequency mode to GPS mode, the DTI time counters are realigned to GPS time; this may be done in a discontinuous manner during a scheduled maintenance period.

---

1 The gpssec timescale will rollover every 136 years. Since there are exactly 16,384 TOC events between rollovers, there is no disruption of the DTS.
When transitioning from free-run or network mode to GPS mode, the DTI server MUST enter the GPS frequency mode first.

In GPS frequency mode the DTI server MUST maintain the existing time setting mode and validity state unless changed as a result of user time setting input.

The DTI server MUST support a user input to schedule a transition time from GPS frequency mode to GPS mode.

The DTI server operating in normal lock in GPS frequency mode MUST meet the same MTIE requirements as in GPS mode.

During the transition from free-run to GPS frequency mode normal lock, all DTI server free run requirements MUST be met.

During the transition from normal lock network to GPS frequency mode normal lock, all DTI server normal lock network MTIE requirements MUST be met.

Under extended GPS holdover conditions it is possible to enter the degraded MTIE region of performance. The DTI server needs to support a graceful recovery from this state if it should arise. The following requirement applies:

When recovery from a GPS degraded condition, the DTI server MUST support the ability to slew the frequency to accommodate at least 1 ms of offset over a recovery period of less than 24 hours without exceeding the free run performance limits.

In user mode and default mode there are no requirements to adjust the DTI timescale and TOD output after the initial time setting. The DTI time services are for local use only and not traceable to GPS system time.

If the DTI server supports frequency adjustment of the timescale in NTP mode, the vendor SHOULD specify the time accuracy performance under vendor defined NTP configuration(s).

If the DTI server supports frequency adjustment of the timescale in NTP mode, the DTI server output performance requirements MUST meet the performance requirement of the system operation mode (freerun or network).

If frequency adjustment of the timescale in NTP mode needs to be suspending to prevent degradation of output, the DTI server MUST report this condition.

If the user requests a transition from user or default time setting to NTP after warmup, the DTI server MAY reject the request if the transition would degrade the output performance.

### 6.4 DTI Frame Structure Requirements

The DTI frame structure MUST consist of a preamble followed by the payload and finally by a 16 bit CRC as shown in Figure 6-2. The length of the DTI frame, including the preamble and the CRC MUST be 234 bits. The CRC MUST be calculated only on the payload bits. The rising edge of the 10 kHz DTI frame clock MUST be aligned with the leading edge of the first bit of the preamble of the DTI server. The client digital clock recovery circuit MUST be tolerant to missing clocks since any bit error in the frame will prevent the CRC OK flag in the client CRC checker from being asserted.

### 6.4.1 Conventions for this Specification

In this specification the following convention applies any time a bit field is displayed in a figure. The bit field should be interpreted by reading the figure from left to right, then from top to bottom, with the MSB being the first bit so read and the LSB being the last bit so read. The DTI frames are transmitted most significant element first. Within bit fields, the most significant bit MUST always transmitted on the wire first. There are nine bit fields that constitute a frame in each direction. Fields MUST transmit in numerical order from lower to highest value (see Table 6-1 and Table 6-2 for field order).
The frame structure in the server to client direction MUST operate as shown below in Table 6-1.

**Table 6-1 - DTI Server Frame Structure**

<table>
<thead>
<tr>
<th>FIELD</th>
<th>NAME</th>
<th>SIZE (Bits)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>PREAMBLE</td>
<td>68</td>
<td>Preamble of 0xAAAA AAAA AAAA AAAA AAAA 9 prior to Manchester encoding</td>
</tr>
<tr>
<td>2</td>
<td>DEVICE TYPE</td>
<td>8</td>
<td>Byte describing type of server</td>
</tr>
<tr>
<td>3</td>
<td>SERVER STATUS FLAGS</td>
<td>8</td>
<td>8 flag bits identifying server status</td>
</tr>
<tr>
<td>4</td>
<td>DOCSIS UPPER TIMESTAMP</td>
<td>22</td>
<td>22 Most Significant Bits of the DTS</td>
</tr>
<tr>
<td>5</td>
<td>TIME OF DAY</td>
<td>10</td>
<td>Field supports serial TOD message over multiple frames.</td>
</tr>
<tr>
<td>6</td>
<td>CABLE ADVANCE</td>
<td>24</td>
<td>Integer and Fractional Cable Advance</td>
</tr>
<tr>
<td>7</td>
<td>PATH TRACEABILILITY FIELD</td>
<td>10</td>
<td>Field supports serial Path Traceability Message over multiple frames.</td>
</tr>
<tr>
<td>8</td>
<td>RESERVED</td>
<td>68</td>
<td>All bits set to one</td>
</tr>
<tr>
<td>9</td>
<td>CRC16</td>
<td>16</td>
<td>16 bit CRC which covers all bits except preamble</td>
</tr>
</tbody>
</table>

In the server to client direction, the DTI frame structure details are as follows.
6.4.2.1.1 Preamble
The 68-bit preamble is used to align the digital clock recovery circuit on the client and to locate the bit transitions in the Manchester coding that contain information. 0x9 “1001” pattern at the end of the preamble locates the beginning of the payload.

6.4.2.1.2 Device type
The 8-bit device type field is used to identify the type of server and its timing source. The bits in this field MUST be assigned as shown below:

**Bits 7:5 External Timing Source (for root server)**
- 000: Server has no external timing source
- 001: Server is receiving external timing from GPS
- 010: Server is receiving timing from a network
- 011-111: Reserved

**Bit 4:3 Server Hop Count**
- 00: Server is the root DTI Server for the office distribution
- 01: Server is directly connected to root DTI server.
- 10-11: Reserved

**Bits 2:0 Root Server Clock Type:**
- 000: Server clock is ITU type I
- 001: Server clock is ITU type II
- 010: Server clock is ITU type III
- 011: Server clock is ANSI T1.101 ST3 (back-up operation only)
- 100-111 reserved

6.4.2.1.3 Server Status Flags
This 8-bit field is used to send the server status to a client. The information in this field relates to the DTI Server transmitting the DTI protocol. The bits MUST be assigned as shown below:

**Bit 7:** Reserved

**Bit 6: Client Performance Stable**
This bit, when set to 1, indicates that the server verifies the client phase error measurement is within acceptable operating performance.

**Bit 5: Cable Advance**
This bit, when set to 1, indicates that the cable delay has been calculated and that the value in the cable advance field is valid.

**Bit 4: Holdover mode**
This bit, when set to 1, indicates that the server has lost its timing reference and is in holdover.

**Bit 3: Normal mode**
This bit, when set to 1, indicates that the clock is stable, has locked on to the timing reference, and is compliant with the appropriate clock standard.
**Bit 2: Fast mode**

This bit, when set to 1, indicates that the clock is using a short time constant. A shorter time constant is used in the clock circuit to shorten the initial lock time when the server first powers up or receives a reference for the first time.

**Bit 1: Freerun mode**

This bit, when set to 1, indicates that the server is operating with output frequency that has not been influenced by local external reference signals.

**Bit 0: Warmup**

This bit is set to 1 to indicate that the reference oscillator has not stabilized yet.

---

### 6.4.2.1.4 DOCSIS Upper Time Stamp

These 22 bits MUST contain the most significant portion of the DOCSIS 32-bit timestamp, which is the portion of the timestamp that remains constant for an entire DTI Frame period (1/10 kHz = 100 us). These bits are used to load and/or monitor the upper 22 bits of the 32-bit DOCSIS timestamp counter in the client. The 10 least significant bits of the DOCSIS timestamp counter in the client represent the number of 10.24 MHz clocks since the beginning of the DTI Frame. Together, these two fields create the entire 32-bit DOCSIS timestamp.

---

### 6.4.2.1.5 Time of Day

The Time of Day (TOD) message provides time in binary format and optionally in ASCII format, each with 1-second resolution. The gpssec time and leap second are sent in binary format. When in verbose mode, calendar time in ASCII format is also sent, including a modified Julian date and local date/time information. The TOD message is transmitted at a rate of 10 bits (one byte of payload and two control bits) per DTI frame, and is subcommutated to span multiple DTI frames. The first control bit indicates that the location of the pulse per second will be coincident with the beginning of the next frame. The second control bit is a data valid flag which applies to the payload byte. The data valid flag may be used to stop and start the subcommutated byte stream. When the data valid flag is 0, the payload byte MUST contain all ones. When the data valid flag is 1, the payload byte MUST contain the next serial byte in the TOD message. The TOD message corresponding to a given PPS count MUST start transmission one or more frames after the frame where the PPS flag bit has been set, and complete transmission within 100 ms. The bit assignments for the 10-bit TOD message field in each DTI frame MUST be as follows:

**Bit 9: PPS flag**

This bit MUST be set to ‘1’ when the beginning of the next frame is coincident with the DTI server pulse per second\(^2\). The asserted “1” indicates that the next DTI server frame PPS flag position bit is the on-time mark for PPS information just transferred during the last one second period. This on-time frame MUST contain byte one of the TOD message. The PPS flag bit is asserted in every 10,000\(^{th}\) frame.

**Bit 8: Data Valid bit**

This bit is set to ‘1’ to indicate that the data in the payload byte (following eight bits) contains valid data.

---

\(^2\) The Pulse Per Second is free-running except in GPS mode where it aligned to the GPS 1PPS.
**Bit 7-0:**

This field contains the subcommutated TOD payload byte, which MUST be in accordance with Table 6-2.

**Table 6-2 - TOD subcommutated message format**

<table>
<thead>
<tr>
<th>Byte Number</th>
<th>Length</th>
<th>Type</th>
<th>Format</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>Binary</td>
<td>See TOD Status Field description below this table</td>
<td>TOD Status</td>
<td></td>
</tr>
<tr>
<td>2-5</td>
<td>4</td>
<td>Binary</td>
<td>gpsssec</td>
<td>32-bit gpsssec timestamp (MSB is most significant byte is zero)</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>Binary</td>
<td>Leap Seconds</td>
<td>Cumulative leap seconds between gpsssec and UTC</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>7-bit ASCII</td>
<td>ASCII “*” (0x2A) denotes Valid TOD Calendar Time</td>
<td>TOD Calendar Time Valid</td>
<td></td>
</tr>
<tr>
<td>8-12</td>
<td>5</td>
<td>7-bit ASCII</td>
<td>MMMMM Where M is [0-9] ASCII</td>
<td>MJD</td>
<td>Modified Julian Date (number of days since November 17,1958)</td>
</tr>
<tr>
<td>13</td>
<td>1</td>
<td>7-bit ASCII</td>
<td>ASCII Decimal Point “.” (0x2E)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>14-23</td>
<td>10</td>
<td>7-bit ASCII</td>
<td>Year/Month/Day Year:[0000-9999] Month:[1-12] Day:[1-31]</td>
<td>Date</td>
<td>Local Date</td>
</tr>
<tr>
<td>24</td>
<td>1</td>
<td>7-bit ASCII</td>
<td>ASCII Decimal Point “.” (0x2E)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>25-32</td>
<td>8</td>
<td>7-bit ASCII</td>
<td>Hour:Min:Sec Hour:[00-23] Min:[00-59] Sec:[00-60]³</td>
<td>Time</td>
<td>Local Time</td>
</tr>
<tr>
<td>33</td>
<td>1</td>
<td>7-bit ASCII</td>
<td>ASCII Decimal Point “.” (0x2E)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>34:38</td>
<td>5</td>
<td>7-bit ASCII</td>
<td>SHHLF S: sign [+,-] H: offset in hours F: [0] or ([5] for 30 minute offsets)</td>
<td>Time Zone Offset</td>
<td>Local time zone offset</td>
</tr>
<tr>
<td>39</td>
<td>1</td>
<td>7-bit ASCII</td>
<td>ASCII Decimal Point “.” (0x2E)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>40</td>
<td>1</td>
<td>7-bit ASCII</td>
<td>ASCII “D” (0x43)</td>
<td>Leap Second Indicator</td>
<td></td>
</tr>
<tr>
<td>41</td>
<td>1</td>
<td>7-bit ASCII</td>
<td>ASCII Carriage Return (0x0D)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

³ 60 second indicator may be used to indicate a leap second
6.4.2.1.6 TOD Status Field

The 8-bit is used to report the status of the Time Of Day Message. The bits in the TOD Status Field MUST be assigned as shown below:

**Bits 7:4 Time Setting Mode**

- 0000: Default Time Setting Mode
- 0001: User Time Setting Mode
- 0010: NTP Time Setting Mode
- 0011: GPS Time Setting Mode
- 0100-1111: Reserved

**Bit 3:2 TOD state**

- 00: TOD is currently not valid
- 01: TOD is valid
- 10-11: Reserved

**Bits 1:0 TOD Message Mode:**

- 00: Short Message Mode. Message bytes 0-5 (binary only)
- 01:Verbose Message Mode: Message includes all fields in Table 6-2
- 10-11 reserved

The DTI server MUST support the Short Message Mode for TOD delivery.
The Verbose Message Mode SHOULD be supported by the DTI server.
If more than one TOD message mode is supported the default MUST be the Short Message Mode.
If more than one TOD message mode is supported the mode SHOULD be configurable on a port basis.

6.4.2.1.7 Cable Advance

Cable Advance is described in 7.1.2. The cable advance information MUST be contained in this 24-bit field. The 16 most significant bits of the cable advance MUST contain the integer portion of the cable advance value that is in 149.8 MHz sample clock cycles. The remaining 8 bits, the least significant byte of the cable advance, MUST be the fractional portion of the cable advance and is in 1/256 of a 149.8 MHz clock cycle.

6.4.2.1.8 Path Traceability Field

The Path Traceability Field is 10-bit field that MUST be used to send byte oriented data to the client. The path traceability field MUST be filled as follows:

**Bit 9: Start of Message**

The path traceability field start of message bit MUST be set high for one frame to indicate the beginning of a status message.

**Bit 8: Data Valid Bit**

The path traceability field data valid bit MUST be set to ‘1’ to indicate that the next eight data bits contain valid data. When the path traceability field data valid bit is ‘0’, the client MUST ignore the contents of the eight data bits that follow.

**Bit 7:0: Data Byte**

This data byte MUST contain the serial message data bytes.

---

4 The 149.8 MHz high-speed clock is more precisely 10.24MHz * 512/35.
### Table 6-3 - Path Traceability Message Format

<table>
<thead>
<tr>
<th>Name</th>
<th>Type (1 byte)</th>
<th>Length (1 byte)</th>
<th>Value (variable length)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Root DTI Server IPV4 Address</td>
<td>1</td>
<td>4</td>
<td>IP address of Root DTI Server (highest level in tree)</td>
</tr>
<tr>
<td>Root DTI Server Output Port #</td>
<td>2</td>
<td>1</td>
<td>Root server output port number for this DTI interface. Output port number counting starts at 0 and goes through 255.</td>
</tr>
<tr>
<td>DTI Server IPV4 Address (if not root server)</td>
<td>3</td>
<td>4</td>
<td>IP address of DTI Server source DTI interface (if not root server)</td>
</tr>
<tr>
<td>DTI Server Output Port #</td>
<td>4</td>
<td>1</td>
<td>Server output port number for this DTI interface. Ports start counting at 0 and continue to 255.</td>
</tr>
<tr>
<td>Root DTI Server IPV6 Address</td>
<td>5</td>
<td>16</td>
<td>IP address of Root DTI Server (highest level in tree)</td>
</tr>
<tr>
<td>Root DTI Server IPV6 Address (if not root server)</td>
<td>6</td>
<td>16</td>
<td>IP address of Root DTI Server (highest level in tree)</td>
</tr>
<tr>
<td>Root DTI Server DTI Version</td>
<td>7</td>
<td>1</td>
<td>DTI version number running on Root Server</td>
</tr>
<tr>
<td>DTI Server DTI Version</td>
<td>8</td>
<td>1</td>
<td>DTI version number running on DTI Server (if not root server)</td>
</tr>
<tr>
<td>EOT</td>
<td>9</td>
<td>1</td>
<td>0x00</td>
</tr>
</tbody>
</table>

The EOT identifies the end of the Path Traceability Field.

If there is subtending DTI Server, the root DTI server address MUST be passed through the subtending DTI server to DTI clients. In other words, a DTI client connected to a root server through an intermediate server will have both a Root Server IP address and a Server IP address in the path traceability field. The root server MUST not transmit the non-root IP information. The path traceability field MUST follow the Type, Length, and Value sequence, as shown below, and follows the bit/byte ordering already defined.

<table>
<thead>
<tr>
<th>Type</th>
<th>Length</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>0x00</td>
</tr>
</tbody>
</table>

The remaining 68 bits MUST be reserved for future use. They will be filled with ‘1’s until defined otherwise.

#### 6.4.2.1.9 Reserved

6.4.2.1.10 CRC 16

The CRC-16 field MUST contain the 16 bit CRC16 cyclic redundancy check. The CRC16 generator MUST be initialized with ‘1’s during the preamble bits. After the last bit of the preamble, the payload data MUST be shifted through the CRC16 code generator. Following the last bit of the payload, the serial output MUST be switched from the transmit shift register to the output of the CRC16 generator and 16 more ‘1’s MUST be shifted through the generator to shift out the 16 bit CRC. The generator polynomial MUST be \( X^{16} + x^{12} + x^{5} + 1 \), which is the CCITT CRC 16 generator polynomial.

The leading edge of the first bit location following the CRC MUST coincide with the rising edge of the 10 kHz receive frame clock.

#### 6.4.3 CLIENT TO SERVER

The frame structure for the client to server direction MUST operate as shown below in Table 6-4.

---

5 For DTI servers compliant with the first release of this standard this value shall be zero.
In the client to server direction the DTI frame structure details are shown below:

### 6.4.3.1.1 Preamble

The 68-bit preamble is used to align the clock recovery circuit on the server and to locate the bit transitions in the Manchester coding that contain information 0x6 “0110” pattern at the end at of the preamble locates the beginning of the payload.

### 6.4.3.1.2 Device type

The 8-bit device type field is used to identify the type of client and its timing source. The bits in the device type MUST be defined as follows:

**Bits 7:4 Timing source:**

Timing source does not have to be reported to the server

These bits are reserved and will be filled with 1’s

**Bits 3:0 Client Clock Type:**

- 0000: Client oscillator is an ITU type 1
- 0001: Client oscillator is an ITU type 2
- 0010: Client oscillator is an ITU type 3
- 0011: Client oscillator is an ITU Stratum 3
- 0100: Client oscillator is a DTI Minimum Clock oscillator
- 0101-1111 reserved.

### 6.4.3.1.3 Client Status Flags

This 8-bit field is used to send the client status to a server. The client status flag bits MUST be defined as follows:

**Bits 6 & 7: Reserved for future use**
**Bit 5: Bridging mode**

This bit, when set to 1, indicates that the client has lost its timing reference and is maintaining acceptable performance.

**Bit 4: Holdover mode**

This bit, when set to 1, indicates that the client has lost its timing reference and is in holdover.

**Bit 3: Normal mode**

This bit, when set to 1, indicates that the clock is stable, has locked on to the timing reference, and is compliant with the appropriate clock standard.

**Bit 2: Fast mode**

This bit, when set to 1, indicates that the clock is using a short time constant. A shorter time constant can be used in the clock circuit to reduce the initial lock time when the client first powers up or receives a reference for the first time.

**Bit 1: Freerun mode**

This bit, when set to 1, indicates that the client is operating with output frequency that has not been influenced by a client or DTI server.

**Bit 0: Warmup**

This bit when set to 1 indicates that the client oscillator has not stabilized yet.

6.4.3.1.4 Client Clock Integer Phase Error

This 24-bit field MUST return a snapshot of the client phase error. The value will be in units of 149.8 MHz sample clock cycles and will reside in the 16 most significant bits. The lower eight bits of the 24-bit field MUST be padded with zeros and MUST NOT be used by the DTI server. The value MUST be a signed 2’s complement number. If the DTI client supports more bits of resolution, the DTI client MUST round the reported value to the nearest integer sample clock cycle.

6.4.3.1.5 Client DTI Version

This 10-bit field MUST report the current DTI protocol version supported by the client expressed as an unsigned integer. For the first release this value MUST be zero.

6.4.3.1.6 Reserved

The remaining 68 bits MUST be reserved for future use. They will be filled with ‘1’s until defined otherwise.

6.4.3.1.7 CRC 16

This 16-bit field MUST contain the CRC16 cyclic redundancy check. The CRC16 generator MUST be initialized with ‘1’s during the preamble bits. After the last bit of the preamble the payload data MUST be shifted through the CRC16 code generator. Following the last bit of the payload, the serial output MUST be switched from the transmit shift register to the output of the CRC16 generator and 16 more ‘1s’ MUST be shifted through the generator to shift out the 16 bit CRC. The generator polynomial MUST be \( x^{16} + x^{12} + x^5 + 1 \).

6.5 DTI Server-Client Protocol Interaction

The following protocol exchange diagram Figure 6-3 will be used to illustrate the protocol rule set. Specific requirements relative to server and client operation supporting the protocol are delineated in Section 7.

The exchange starts with both the Server and Client inactive (powered down). The first step is Server warmup. The principle sub-system requiring warmup in a DTI server is the local oscillator. During warmup, a server is transmitting DTI messages, with the warmup state indicated. The server will stay in the warmup until the oscillator is stable and a stable time of day setting is acquired. The Server transitions to the free-run state and will persist in this state until locked to an external reference. Figure 6-3 illustrates the client power-up occurring during timeslot m. The client will not transmit until loss of receive frame condition has cleared (see 7.2.3). During timeslot m, the DTI Server enters the normal condition as shown. The next server frame indicates this normal condition in the service status flags. Note that the client can begin locking,
using valid server frames as soon as the server is out of warmup, establish a time of day setting, and is actively transmitting. Assuming that the client has established receive framing and it receives the current frame with a valid CRC, it responds with a client frame in timeslot $m+1$. The client clock is assumed to be in warmup at this time, as reflected in the client status flag lock, set to invalid. At timeslot $m+2$, the server can begin to process the client frame by measuring round-trip delay, as well as collect the client clock phase error measurement data returned in the client frame.

![Figure 6-3 - Example of DTI Server-Client Protocol](image)

The server filters the round-trip measurement data to establish a stable cable advance correction that will not degrade the timing performance of the client clock. The Figure 6-3 illustrates the Server achieving stable cable advance just prior to timeslot $p$. At timeslot $p$ the Server transmit frame indicates this by setting the Cable Advance flag to valid. During the same timeslot, the client clock is assumed to achieve a local phase lock and the client message indicates fast mode. Finally, just prior to timeslot $P+1$ the server has verified, using the client clock phase error data since timeslot $M+1$, that the client is in proper phase lock with respect to master clock and reports this at $P+1$ by setting the client stability condition flag to valid.
7 DTI CLIENT AND SERVER OPERATION

This section is normative. See Section 1.1 for an informational description of the DTI protocol.

7.1 DTI Server Modes

The DTI Server can support three modes of operation:

1. Free running Master: no external source is provided to control frequency or timestamp accuracy
2. GPS Traceable: source of timestamp and frequency traceability is GPS
3. Network Traceable: a standard network PDH, SONET or SDH interface is used to provide traceability to a Stratum 1 frequency reference.

In M-CMTS, deployment where all the elements are collocated GPS traceability is not required.

The DTI server MUST support free-running master clock mode. In this mode, no external sources of traceability are required.

The DTI Server MAY support the GPS traceable mode of operation.

The DTI Server MAY support the network traceable mode of operation.

7.1.1 Free Running Master Mode

The free-running master clock requirements are related closely to the existing DOCSIS Clocking Requirements, with additional margin included to ensure the DTI client master clock output performance meets all requirements.

To support common tracking of all downstream elements including DTI clients, the free running master mode MUST limit output frequency slew rate to less than 1e-9 over a ten second period.

The free-running master mode output frequency accuracy MUST be better than 1 ppm over a temperature range of 0 to 40 C for up to 10 years from the date of manufacturer.

The DTI server high frequency jitter (above 10 Hz) in free running master mode MUST be less than 50 ps RMS.

The DTI server ranging wander when observed through the ranging wander qualification filter6 MUST be less than 250 ps RMS.

DTI server port-to-port performance applies to ports on a single root server or ports between a root server and a subtending server. The DTI server port-to-port ranging wander when observed through the ranging wander qualification filter MUST be less than 125 ps RMS.

7.1.2 External Reference Modes

7.1.2.1 Common Synchronization Performance Requirements

Note: The requirements in this section do not apply in Free Run Master mode.

7.1.2.1.1 DTI Server Holdover Performance

To maintain compatibility with the T-Service synchronization hierarchy the DTI Server clock MUST operate with holdover performance in one of the categories specified in Table 7-1. These categories are consistent with controlling standards for existing T-services [G.812] and [T1.101].

6 The ranging wander measurement filter is described in Appendix IV
### 7.1.2.1.2 DTI Server Slew Rate Performance

The DTI server needs to constrain the phase slew rate during the 35 seconds of the DOCSIS maximum ranging interval. The DTI Server MUST maintain a phase slew rate of 5 ns over a ten second period during normal and acceptable operation.

### 7.1.2.1.3 DTI Server Timing Jitter Performance

The DTI server ranging timing wander over a 35 second period with the mean subtracted needs to be allocated as part of the 1 ns RMS requirement for chip timing jitter for synchronous operation as discussed in Appendix III. Two collocated servers supporting two clients and the associated PHY components need to be considered in the overall budget. The following requirements support a 400 ps RMS allocation of the 1 ns RMS requirement to the DTI components.

- The DTI server high frequency jitter (above 10 Hz) in free running master mode MUST be less than 50 ps RMS
- The DTI server ranging wander when observed through the ranging wander bandpass filter MUST be less than 250 ps RMS
- DTI server port-to-port performance applies to ports on a single root server or ports between a root server and a subtending server. The DTI server port-to-port ranging wander when observed through the ranging wander qualification filter MUST be less than 125 ps RMS

### 7.1.2.2 GPS Traceable

The DTI server is required to support both DOCSIS system timing requirements as well as the synchronization timing requirements of the T-services that may need to be supported. With the modular CMTS architecture, DTI elements such as upstream receivers, EQAMS, and M-CMTS-cores may be in different nodes or buildings. The DTI servers in different buildings MUST operate with sufficient coherence to support all time and frequency dependent functions particularly ranging, latency management and T-service synchronization when operating in GPS mode.

The DTI server MUST operate within the Maximum Time Interval requirements specified in Figure 7-1 in GPS traceable mode. Figure 7-1 defines three levels of server operation:

1. Normal- this is the performance level anticipated under the normal operating environment. While the server should operate over the full environmental requirements specified by the MSO, it is recommended that the vendor document the environmental limits such as limited temperature slew associated with normal operation. Normal operation does not include loss of all external references.
2. Acceptable- this is the performance level the Server MUST meet over the full environmental requirements specified by the MSO. The server MUST meet this level of MTIE over limited outage periods of the input references. It is recommended that the vendor document the outage periods that can be supported.
3. Degraded- The server MUST NOT enter the degraded level of operation unless there is an extended duration outage beyond the vendor specified limit or the environmental limits are exceeded.

Additionally, the following operating conditions apply for normal and acceptable service levels:

- The maximum ambient temperature slew rate is less than 10°C per hour.

---

7 Represents the average frequency drift caused by aging. This value is derived from typical aging characteristics after 60 days of continuous operation. It is not intended to measure this value on a per day basis, as the temperature effect will dominate.
8 Operating temperature conditions are in the range of 0-40°C ambient at a maximum rate of 10°C per hour.
- If there is more than one valid input a reference switch from one valid input to another is considered normal and acceptable.
- The DTI server is not operating in warmup or free-run.
- The DTI server has been continuously powered for at least 1 hour.

![MTIE Acceptable Operating Limits](image)

<table>
<thead>
<tr>
<th>Observation Time, $\tau$ (seconds)</th>
<th>MTIE (nanoseconds)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0.1 \leq \tau &lt; 1000$</td>
<td>$0.5 + 0.5 \tau + 0.00201 \tau^2 - 1.51e-6 \tau^3$</td>
</tr>
<tr>
<td>$280 \leq \tau &lt; 100,000$</td>
<td>$0.01 \tau + 1000$</td>
</tr>
<tr>
<td>$100,000 \leq \tau &lt; 500,000$</td>
<td>$2000$</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>MTIE Normal Operating Limits</th>
</tr>
</thead>
<tbody>
<tr>
<td>Observation Time, $\tau$ (seconds)</td>
</tr>
<tr>
<td>$0.1 \leq \tau &lt; 1000$</td>
</tr>
<tr>
<td>$1000 \leq \tau &lt; 100,000$</td>
</tr>
<tr>
<td>$100,000 \leq \tau &lt; 500,000$</td>
</tr>
</tbody>
</table>

*Figure 7-1 - GPS Traceable Mode MTIE Requirements*

When the GPS traceable DTI server is required to operate with a second GPS traceable server in a different location, the time error of the DTI server master clock with respect to UTC frequency reference\(^9\) over a 35 second time window with the mean subtracted MUST be less than 300 ps RMS under normal operating conditions.

---

\(^9\) In practice a cesium reference clock or equivalent may be used to approximate a UTC frequency reference.
7.1.2.3 Network Traceable Mode

The Network Mode of operation utilizes synchronization embedded on PDH, SONET, and SDH physical layer and framing to provide frequency traceability to Stratum 1 network clock. Synchronization traceability can potentially be delivered by:

- A Plesiochronous Digital Network (PDH) DS1 signal that is a traffic-bearing signal. A traffic-bearing signal is either traceability to a stratum 1 clock within the transport network or stratum traceable source from the remote terminating equipment. The wander and jitter requirements are less stringent than the synchronization-bearing mode described in the next paragraph. In addition, a traffic-bearing interface may incur transients associated with SONET or SDH pointer adjustment events.

- A PDH signal that is a synchronization-bearing signal. A synchronization-bearing signal is traceable to a stratum 1 clock within a transport network and is required to meet tighter wander and jitter bounds.

- A SONET/SDH signal from a traceable network element. SONET /SDH networks are required to be synchronous and supplied the traceable synchronization from a synchronization port on the terminating equipment. The derived synchronization interface port can support synchronization status message to provide a level of verification.

The Network Mode of operation SHOULD NOT utilizes references operating at the traffic-bearing performance limits as specified in [G.824]. Vendors MAY support filtering of traffic bearing signals but this operation is beyond the scope of this standard.

The Network Mode provides precise frequency (rate) synchronization but not precise time synchronization. When the signal is used with a properly designed filter clock in a DTI sever the output DTI timing signals will support all M-CMTS requirement when all the DOCSIS elements are collocated. The Network Mode (as well as the GPS mode) will also enable delivery of synchronization required for commercial T1 services.

The DTI Server MUST meet the output MTIE and common synchronization requirements under both normal and acceptable input conditions (see 7.1.2.3.1).

7.1.2.3.1 Normal and Acceptable Input Conditions

Normal and acceptable input conditions are defined as follows:

- The maximum input jitter is less than 3.24 microseconds peak-to-peak from 10 Hz to 40 kHz.
- The maximum input wander is limited to the MTIE mask in Figure 7-2.
- The maximum ambient temperature slew rate is less than 10°C per hour.
- If there is more than one valid input a reference switch from one valid input to another is consider normal and acceptable.
- The DTI server is not operating in warmup or free-run.
- The DTI server has been continuously powered for at least 1 hour.
MTIE Synchronization-bearing Input Reference

<table>
<thead>
<tr>
<th>Observation Time, ( \tau ) (seconds)</th>
<th>MTIE (nanoseconds)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1 ( \leq \tau &lt; 280 )</td>
<td>( 2.5 \times \tau + 300 )</td>
</tr>
<tr>
<td>280 ( \leq \tau )</td>
<td>( 0.01 \times \tau + 997 )</td>
</tr>
</tbody>
</table>

*Figure 7-2 - Network Input MTIE Requirements*

7.1.2.3.2 *Network Traceable MTIE Performance Requirements*

The DTI server MUST meet the normal and acceptable MTIE performance requirements in Figure 7-3 under the input conditions stipulated in Section 7.1.2.3.1.

MTIE Network Traceable Performance Requirements

<table>
<thead>
<tr>
<th>Observation Time, ( \tau ) (seconds)</th>
<th>MTIE (nanoseconds)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.05 ( \leq \tau &lt; 1000 )</td>
<td>( 0.5 + 0.5 \times \tau + 0.00335 \times \tau^2 - 2.35 \times 10^{-6} \times \tau^3 )</td>
</tr>
<tr>
<td>1000 ( \leq \tau )</td>
<td>( 0.01 \times \tau + 1490 )</td>
</tr>
</tbody>
</table>

*Figure 7-3 - Network Traceable Mode MTIE Requirements*

7.1.3 *DTI Server Functional Requirements*

The Server Clock MUST support the clock fast mode, clock free-run mode, clock holdover mode and clock normal mode, as defined in [T1.101].

During warmup a server MUST transmit DTI messages with the Client Performance Stable flag and the Cable Advance flag set to false.

The DTI server MUST NOT exit warmup until it has established an initial Time of Day setting.
Until a stable cable advance correction is established, the Server MUST indicate an invalid cable advance in the Server Status Flags.

Under normal operating condition with a properly functioning client clock and a normal transport bit error rate BER (<1 x 1e-8), the Server MUST establish a stable cable advance within 20 seconds from the first valid client response.

The DTI server MUST support both a manual and automatic mode for cable advance.

The DTI server cable advance mode MUST be settable on a per port basis.

Regardless of the cable advance mode, the DTI server MUST minimize changes in the cable advance value once the stable cable advance flag is asserted to ensure that all DTI server performance requirements are met.

In manual cable advance mode, the cable advance correction value MUST be unchanged unless the user requests an update is requested by the user. Transitioning from automatic mode to manual mode MUST freeze the current cable advance value. Transitioning from manual mode to automatic mode MUST resume automatic adjustment starting from the current cable advance value.

In automatic cable advance mode, the DTI server MUST automatically adjust the cable advance to slow changes in the cable delay associated with normal environmental conditions.

In automatic cable advance mode under stable cable advance operation (server status cable advance flag = 1), the rate of change of the cable advance MUST be no more than one LSB of the fractional cable advance word (26 ps) per second.

The DTI server MAY provide an option to set the cable advance to a user selectable value under manual cable advance mode.

When switching from a working DTI server to a protection DTI server in a common shelf, the DTI output signal MUST be active within 500 ms.

Under normal operating condition with a properly functioning client clock a normal transport BER (<1 x 1e-8), a protection DTI Server that has just become active MUST establish a stable cable advance within 1000 ms from the first valid client response.

### 7.1.4 DTI Server Test Signal Mode

The DTI Server MUST support a test mode for each output port of the Server. The test signal MUST be a continuous stream of all ones prior to Manchester encoding. The measurement of phase bias requires accounting for the group delay in any common path elements between the output port connector and the point where the transmit and receive paths split within the server. The delay bias measurement should be referenced to this transmit receive split point.

The DTI Server MUST support a 10.24 MHz master clock test port. This port MUST be phase accurate with less than 2500 ps bias when compared to normal DTI server ports. The master clock test port output jitter MUST be less than 25 ps RMS.

The DTI Server MUST support a 10 kHz master frame clock test port. This port MUST be phase accurate with less than 2500 ps bias when compared to normal DTI server ports. The master frame clock test port output jitter MUST be less than 50 ps RMS.
7.2 DTI Client Operation

The DTI Client is located within a host M-CMTS Device, such as an EQAM, US receiver or M-CMTS-Core. The function of the DTI Client is to interface with the DTI Server using the DTI Protocol, and to provide Time, Frequency and Management interfaces to the M-CMTS Device.

Since the DTI Client is likely to be integrated into the M-CMTS Device, the internal Time, Frequency and Management Interfaces may be proprietary, and as such are not defined by this specification. The test port requirements specified herein are intended to verify the performance of the corresponding operational signals.

At an M-CMTS entity (e.g., M-CMTS-Core or EQAM), the difference between the time communicated via the DTI Client Test Port output and the time reference used by an M-CMTS entity is to be minimized and is to be no greater than 1 µs. For example, the timestamps within SYNC messages transmitted by an EQAM should reflect a timebase that differs from the time communicated via the DTI Client Test Port output by no more than 1 µs. As another example, the upstream receiver within the CMTS-Core should perform ranging based on a time reference that also differs from the time communicated via the DTI Client Test Port output by no more than 1 µs.

DTI clients residing in EQAM, US Receiver and M-CMTS-CORE M-CMTS Devices:

- MUST provide a DTI Client Port
- MUST provide a DTI Status LED
- MUST employ a one-sided 3 dB loop filter bandwidth in the range of 1-10 Hz to track the DTI Server timing
- MUST support a pull-in range capable of locking to a properly functioning server over normal operating conditions, as specified in Section 7.2.1, for a period of 10 years from date of manufacturer

DTI clients residing in US Receiver and M-CMTS-CORE M-CMTS Devices MUST provide a DTI Client Test Port.

DTI clients residing in EQAM M-CMTS Devices MAY provide a DTI Client Test Port.

DTI clients residing in M-CMTS EQAM devices that do not provide a DTI Client Test Port MUST provide a PPS Test Port and support verification of DTI Client operation as per Section 5.

Since the DTI Client Test Port, and the EQAM DTI Test Port, are not required for normal operation, it may be necessary to remove panels or covers on the M-CMTS Device in order to access these ports.
7.2.1 DTI Normal operating conditions

The DTI client MUST meet all specifications when under Normal Operating Conditions defined as:

- The ambient temperature range is between 0 to 40°C
- The maximum ambient temperature slew rate is less than 10°C per hour
- The DTI Transport BER is less than 1e-8
- The cable length is between zero and 200 meters and is operating in compliance with Section 5

7.2.2 DTI Client Operational Modes

The DTI Client MUST support and report the operational modes described in Table 7-2.

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>WARMUP</td>
<td>Oscillator has not yet stabilized</td>
</tr>
<tr>
<td>FREE-RUN</td>
<td>Client has not had a valid timing source since reset, or has had to abort acquisition</td>
</tr>
<tr>
<td>FAST</td>
<td>Client is using a short acquisition time constant so as to reduce the initial lock time</td>
</tr>
<tr>
<td>NORMAL</td>
<td>Clock is stable, has locked on to the timing reference, and is fully compliant.</td>
</tr>
<tr>
<td>BRIDGING</td>
<td>Client has lost its timing reference but is maintaining acceptable performance</td>
</tr>
<tr>
<td>HOLDOVER</td>
<td>Client has lost its timing reference but is attempting to maintain last valid frequency.</td>
</tr>
</tbody>
</table>

7.2.3 DTI Client Mode Transition Diagram

The DTI client MUST implement mode transition similar to those described in Table 7-5 and shown in Figure 7-5. With a valid Server connected, and under normal operating conditions, the DTI Client MUST transition from FREE-RUN to NORMAL within a period of 20 seconds.

<table>
<thead>
<tr>
<th>Transition</th>
<th>From</th>
<th>To</th>
<th>Condition for Transition</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>T1</td>
<td>WARMUP</td>
<td>FREE-RUN</td>
<td>Vendor specific Timeout. (Timeout less than 20 ms)</td>
<td>Allows sufficient time for oscillator to stabilize.</td>
</tr>
<tr>
<td>T2</td>
<td>FREE-RUN</td>
<td>FAST</td>
<td>FER &lt;= 0.02 over 50 ms</td>
<td>Sufficient number of valid frames from Server</td>
</tr>
<tr>
<td>T3</td>
<td>FAST</td>
<td>FREE-RUN</td>
<td>FER &gt;= 0.05 over 50 ms</td>
<td>Acquisition aborted</td>
</tr>
<tr>
<td>T4</td>
<td>FAST</td>
<td>NORMAL</td>
<td>‘FER &lt;= 0.02 over 50 ms’ &amp; ‘Client Performance Stable’ &amp; ‘Cable Advance’ = TRUE</td>
<td>Acquisition complete</td>
</tr>
<tr>
<td>T5</td>
<td>NORMAL</td>
<td>BRIDGING</td>
<td>FER &gt;= 0.5 over 50 ms</td>
<td>Insufficient number of valid frames from Server</td>
</tr>
<tr>
<td>T6</td>
<td>BRIDGING</td>
<td>NORMAL</td>
<td>‘FER &lt;= 0.02 over 50 ms’ &amp; ‘Client Performance Stable’ &amp; ‘Cable Advance’ = TRUE</td>
<td></td>
</tr>
<tr>
<td>T7</td>
<td>BRIDGING</td>
<td>HOLDOVER</td>
<td>2 second Timeout.</td>
<td></td>
</tr>
<tr>
<td>T8</td>
<td>HOLDOVER</td>
<td>FAST</td>
<td>FER &lt;= 0.02 over 50 ms</td>
<td>Sufficient number of valid frames from Server</td>
</tr>
</tbody>
</table>
valid frames from Server

Figure 7-5 - Client Mode Transition Diagram
7.2.4 Functional Requirements

The client MUST NOT transmit while in the warm-up, free run or hold-over modes. The client MUST NOT transmit unless the most recent CRC-16 received from the server is valid. This guarantees that transmission does not occur during periods of high frame error rates.

In order to support the cable advance ranging measurement, the client frame MUST have less than 15 ns peak-to-peak jitter when in normal DTI client mode.

7.2.5 DTI Client Port

The DTI Client Port MUST be an RJ45 Female connector, with pinout as described in Table 7-4.

7.2.6 DTI Client Test Port

The DTI Client Test Port MUST provide the following signals:

- 10.24 MHz clock (100 ohm differential LVDS)
- 10 kHz frame clock (50 ohm LVTTL)
- DTI frame serialized data (50 ohm LVTTL)

The DTI Client Test Port MUST use a standard seven pin Serial-ATA header such as the Molex SD-67800-005 with the following pin assignments.

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GND</td>
</tr>
<tr>
<td>2</td>
<td>10.24 MHz +</td>
</tr>
<tr>
<td>3</td>
<td>10.24 MHz –</td>
</tr>
<tr>
<td>4</td>
<td>GND</td>
</tr>
<tr>
<td>5</td>
<td>10 kHz frame clock</td>
</tr>
<tr>
<td>6</td>
<td>Serialized Data (client only)</td>
</tr>
<tr>
<td>7</td>
<td>GND</td>
</tr>
</tbody>
</table>

The 10.24 MHz clock will be a duplicate version of the master clock provided by the DTI client. Great care should be taken to minimize its delay and maximize its fidelity. This clock will be used for jitter, phase alignment and wander measurements.

7.2.7 DTI Client Test Port Clock

The DTI Client Test Port Clock MUST meet the double sideband phase noise requirements shown in Table 7-5 over the specified frequency ranges\(^{10}\). The DTI client clock MAY provide enhanced phase noise performance as described in Annex A.

---

\(^{10}\) These jitter values are 3 dB tighter than the corresponding DOCSIS 2.0 values, in order to allow for independent jitter contributions from two DTI clients respectively driving the EQAM and upstream receiver.
Table 7-5 - Client Phase Noise

<table>
<thead>
<tr>
<th>Requirement</th>
<th>Double Sideband Phase Noise</th>
<th>Jitter</th>
</tr>
</thead>
<tbody>
<tr>
<td>10 Hz to 100 Hz</td>
<td>&lt; -53 dBc</td>
<td>&lt;0.035 ns RMS</td>
</tr>
<tr>
<td>100 Hz to 1 kHz</td>
<td>&lt; -61 dBc</td>
<td>&lt;0.014 ns RMS</td>
</tr>
<tr>
<td>1 kHz to 10 kHz</td>
<td>&lt; -53 dBc</td>
<td>&lt;0.035 ns RMS</td>
</tr>
<tr>
<td>10 kHz to 5.12 MHz</td>
<td>&lt; -53 dBc</td>
<td>&lt;0.035 ns RMS</td>
</tr>
</tbody>
</table>

If the DTI Client is in the NORMAL or BRIDGING mode, the DTI Client Test Port Clock MUST exhibit wander below 10 Hz with a standard deviation of less than 270 ps relative to a properly functioning root DTI server 10.24 MHz test port clock.

If the DTI Client is in the NORMAL mode then the DTI Client Test Port Clock MUST maintain absolute phase alignment of ±5 ns with a fixed offset less than ± 50 ns specified by the vendor. The measurement is made with respect to a properly functioning root DTI server 10.24 MHz test port clock over the full 0 to 200 meter cable length.

7.2.7.1 DTI Client Test Port Data

The DTI Client Test Port Data is a delayed version of the 5.12 Mbps DTI frame data. The data present on the line during the previous frame N-1 is buffered and output by the Client during frame N after the client checks the CRC received from the server in frame N-1. If the CRC check on frame N-1 passes, the entire 512-bit DTI frame N-1 (server preamble, server payload, server CRC, TGT1, client preamble, client payload, client CRC, and TGT2, as illustrated in Figure 6-2 (c) and detailed in Section 6.4) MUST be output serially on the Client Test Port during frame N. Also when the CRC check passes, the Client Test Port MUST output 22 zeros during each turnaround guard time TGT1 and TGT2. If the check on the CRC received from the server in frame N-1 fails, the Client Test Port MUST output a dummy frame consisting of 512 ones during frame N. In any case, the Client Test Port Data output is always a continuous stream of data at a 5.12 Mbps rate. The data MUST be clocked out off a half rate of the 10.24 MHz clock where each bit corresponds to two 10.24 MHz clock cycles and the test port frame clock identifies both the start of the frame data, and the data bit alignment with respect to the 10.24 MHz clock. The alignment of the frame clock and test data is described in greater detail in the next section.

7.2.7.2 DTI Test Port Frame Clock

The 10 kHz frame clock is used to frame both the serialized data and the 10.24 MHz clock edge for phase alignment measurements. Its rising edge serves a dual purpose: it identifies the first bit of the server-to-client frame preamble, and it identifies the 10.24 MHz ATP clock cycle edge that is phase aligned to the DTI server ATP output. The frame clock falling edge identifies the first bit of the client-to-server frame preamble.

Both the frame clock and serialized data MUST maintain a minimum of 20 nS setup time and a minimum of 0 ns hold time with respect to the 10.24 MHz clock.

A timing diagram of the frame clock and its relation to the 10.24 MHz clock and the serialized data is shown below.
10.24MHz Phase Alignment

Server to Client

10.24MHz CLK

Frame CLK

Server

10.24MHz CLK

Client to Server

10.24MHz CLK

Frame CLK

Server

10.24MHz CLK

Client

10.24MHz CLK

Frame CLK

Serialized Data

Server to Client

10.24MHz CLK

Frame CLK

Serialized Data

Client to Server

10.24MHz CLK

Frame CLK

Serialized Data

Figure 7-6 - Test Port Timing Diagram
7.2.8 Alternative EQAM DTI Testing

EQAMs MAY use their RF port in conjunction with a PPS Test Port instead of their DTI client test port for DTI ATP testing. The downstream symbol clock integrated phase noise measurements are measured directly on the RF port in lieu of DTI master clock jitter measurements. The SYNC messages are observed on the RF port to check DTS synchronization. A PPS Test Port connector MUST be available for Compliance test purposes.

The PPS Test Port connector MAY be normally externally accessible. In this case the PPS Test Port connector MUST be a female BNC 50ohm type connector.

The PPS Test Port connector MAY not be normally externally accessible and will only be provided for Compliance test purposes. In this case the PPS Test Port connector MUST be a cable mounted male BNC 50ohm type connector and the cable which connects the PPS Test Port connector to the DTI Client MUST be less than 1 meter in length. The method of coupling this cable to the DTI Client is left to the discretion of the vendor.

Figure 7-7 shows this alternative test arrangement.

The PPS Test Port serves a dual purpose: it identifies the gpssec time mark, and provides a phase timing reference to facilitate the measurement of two-way DTI ranging phase alignment with respect to a DTI server. If the DTI Client is in the NORMAL mode then the active edge of the PPS MUST maintain absolute phase alignment with respect to the Server master clock test port output of ±5 ns peak, with a vendor specified fixed offset of up to ±50 ns.

7.2.9 DTI Status LEDs

The DTI Status LEDs MUST be either a single Green/Yellow Bi-Color LED or a set of two LEDs, one Green and one Yellow.

The DTI Status LEDs MUST be externally viewable and be integrated into, or in close proximity to, the DTI Client Port Connector.

The DTI Status LEDs MUST reflect the status of the DTI Client as described in Table 7-6.

<table>
<thead>
<tr>
<th>DTI Status LEDs</th>
<th>DTI Client Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Off</td>
<td>WARMUP, FREE-RUN or HOLDOVER</td>
</tr>
<tr>
<td>Yellow</td>
<td>FAST</td>
</tr>
<tr>
<td>Green</td>
<td>NORMAL or BRIDGING</td>
</tr>
</tbody>
</table>

Figure 7-7 - Edge QAM test port option
7.3 DTI Distribution Fallback Strategies

Figure 7-8 shows several levels of protection that can be provisioned to establish various degrees of operational confidence in the timing distribution network.

The DTI server provides the point-to-point connections to the DTI clients. Each DTI link (a connection from server to client) is sourced from the server via a passive backplane where the physical connections are made. The server can be provisioned to provide backup for each of these connections via server-based protection cards. The protection is shown on Shelf A, but not on Shelf B. With protection cards, should an active card fail, the associated protection card provides seamless continuous function.
The figure also shows several levels of fallback provisioning at the DTI client:

- DTI client A illustrates minimal fallback. A non-protected server has a single connection to a client.
• DTI client D illustrates a more robust fallback implementation. As with client A, client D accepts a single DTI connection, but in this case a protected server is providing it.

• DTI client C illustrates a more robust fallback implementation. Here the client accepts 2 DTI connections, allowing for normal operation in the event of a failure on either link.

• DTI client B illustrates a more robust fallback implementation. Client B has the same 2 DTI connections as client C, but in this implementation the links themselves are from diverse servers, which reduces the likelihood of both links failing (from the server side).

Multiple DTI server interconnections are also shown in Figure 7-8. To ensure best coherence (overall alignment of all timing within the timing distribution network) the preferred method is to have a single reference driving the network. This reference is shown in the figure as GPS Antenna A, which is actively being used by DTI server shelf A. Note that a DTI link is shown as active between server shelf A and server shelf B. Server shelf B uses a standard DTI client interface as its reference (much like any client would).

In normal operation, server shelf B is essentially “slaved” to server shelf A. In the event of a fallback on server shelf A, such as a loss of GPS via antenna A, server shelf B can become the driving shelf, using GPS antenna B (which would now become active). Server shelves A and B would reverse roles so that A would now be driven from B via the DTI link from shelf B (labeled “standby”) to the DTI client shown in server shelf A.

Regarding GPS fallback in general, the figure shows each of the server shelves connected to GPS from a different antenna, which provides fallback protection in the event of an individual antenna (or its cabling) becoming defective. The bottom of the figure shows an alternative, lower-cost approach where a single GPS antenna is shared by the server shelves via a splitter. Of course, the antenna and cable redundancy is lost, but this method still provides GPS-quality reference availability to the timing network in the event of a single DTI server shelf failure.

11 Alternatively when there is no need for external traceability, the root DTI server can be free running with no external references
Annex A  Ranging Wander Qualification Filter

This annex specifies an ATP test fixture or method that permits the measurement of server performance as it affects the wander between two DTI clients, due to the clients’ tracking of the server. Unlike a CMTS where the upstream receiver and downstream EQAM share a common chassis and implicitly negligible wander associated with the master clock, a modular system introduces distributed components and requires an allocation of ranging wander to address practical limits. The controlling specification from [DOCSIS2-RFI] is cited for reference:

A.1 Chip Timing Jitter for Synchronous Operation

For S-CDMA mode, upstream chip clock timing error (with the mean error subtracted out) relative to the CMTS master clock MUST be less than 0.005 RMS of the chip period over a 35-second measurement interval.

Note that 0.005 chip/5.12 Mcps = 1.0 ns RMS. The following figure illustrates this DOCSIS system timing specification.

As can be seen in the second figure delay variation between the DS QAM version of the master clock and the US burst receiver version of the master clock will contribute to the 1 ns RMS overall system requirement. The proposed new budget is based on minimizing this effect while maintain practical cost constraints. The 1 ns RMS budget is partitioned into a 916 ps RMS component allocated to the existing CM ranging process and a 400 ps RMS allocation to the DTI related effects. The DTI allocation is further budgeted as shown:

1. DTI Server Port: 250 ps RMS ranging wander
2. Subtending Server Port additional wander: 125 ps RMS
3. Client Clock local oscillator: 100 ps RMS additional wander
Although a part of the wander will be common-mode between the two clients, the worse case boundary is to assume that each client clock will have sufficient variation in loop parameters (bandwidth and damping factor) so that wander is uncorrelated between the two clients. Vendor implementation and aging of components (varactor gain) may contribute to this effect.

To determine the level of ranging wander noise introduced by a DTI server, the critical issue is the degree to which a client clock can track the server. The model of the client tracking suggests a bandpass filter:

1. A low pass measurement filter to capture the capability of the client to filter high frequency server noise.
2. A high pass error signal filter to capture the client ability to track the server low frequency delay variations.

The overall ranging filter is a composite of these two sections generating a bandpass filter.

The jitter filter is bounded by the minimal jitter filtering capability of a client. The maximum bandwidth is 10 Hz and the assume filter is single pole (20 dB/decade).

The tracking filter is bounded by the minimum 1 Hz bandwidth allowance and assumes a damping factor of 3 and a type II PLL. This high pass filter will attenuate low frequency components with a 40 dB/decade roll off. The combination of these two filters performance can be seen below:

The ranging wander qualification filter \( R(S) \) is defined to be:

\[
R(S) = E(S)M(S)
\]

Where \( E(S) \) is the high pass tracking filter and \( M(S) \) is the low pass jitter filter.

\[
E(S) = \frac{S^2}{(S^2 + 5.934 S + 0.9784)}
\]

\[
M(S) = \frac{1}{1 + (1/(2\pi*10 \text{ Hz})S)}
\]

In the special case where the DOCSIS EQAM and upstream receivers are not collocated, there is an additional allocation of 300 ps RMS for each root server to address the phase variation over a 35 second maximum ranging interval. Stated another way each root server is allowed a 300 ps RMS wander with respect to UTC frequency (with the mean removed). The DTI servers will be required to be traceable to GPS in both locations to obtain this level of phase coherency.
Appendix I  DTI Server Functional Description

This Appendix provides supporting information to assist development of compliant DTI servers.

Figure I–1 illustrates a reference diagram showing the server processing function relating to external references. Vendors are free to implement alternate internal architecture as long all DTI server requirements are met. The relationship between the gpssec timescale and the DTI timestamp is discussed in detail in Section 6.2. This appendix discusses one method to support these requirements.

The core functional block in a Server is the DTI Server Clock. The Server Clock principle function is to control the 10.24 MHz master clock and a precise timing tick (shown as the dejittered 1PPS in the diagram) based on error measurement with respect to the external input. The external input may be either GPS or a Network reference. The Server supports a function to align the DOCSIS Timestamp to the GPS timescale (or externally supplied estimate of GPS time). The DOCSIS Timestamp Generator functional block illustrates this operation. The generator calculates the next DOCSIS Timestamp based on the current gpssec value. This value is loaded synchronously with the dejittered TOD/GPS 1PPS signal if the alignment control is asserted. The dejittered TOD/GPS 1PPS output is maintained in tight coherency with the 10.24 MHz clock to permit a synchronous alignment of the DOCSIS Timestamp within one masterclock period.

I.1 Server DTI Signal Processing

A block diagram of the DTI Server signal processor is shown below in Figure I–2.
The DTI Server Signal Processor generates the DTI timing signal, receives the reply from the client, calculates the round trip cable delay, and relays it back to the client as a cable advance value. The DTI Server Signal Processor receives (from the TOD/GPS/External Reference signal processor) a 10.24 MHz clock, and the 32-bit DOCSIS timestamp. The lower 10 bits of the DOCSIS timestamp are the actual bit counter for the DTI frame. The lower 10 bits of the DOCSIS timestamp will be referred to as “bit counter” for the rest of this explanation. The DTI frame is launched when the bit counter is zero. The DTI timing signal is clocked out using the 10.24 MHz clock (2 clocks per Manchester symbol). The DTI Frame transmitter will append the 68-bit preamble to the beginning of the frame and a 16-bit CRC to the end.

The client will receive the DTI timing signal and respond when its frame counter is at 512. The server DTI Frame Receiver will receive the response from the client and will issue its CRC OK after the 16th CRC bit has been received.

A cable delay measurement circuit measures the delay of the received CRC OK flag from where it would appear if the delay were zero. The measurement process may be started when the 10.24 MHz DTI counter is at 74612 modulo 1024. Conceptually, if there is zero round-trip cable delay, the last bit of the CRC returning from client will arrive at the 746 server counter value. The received CRC_OK flag terminates the measurement process. This produces a raw cable delay values that is updated at a 10 kHz rate. The raw cable delay value has a resolution of one 149.8 MHz clock cycle.

A cable delay filter then processes the output of the measurement circuit. The filtering process will remove any transient values and will average the delay value. The averaging process will also produce the fractional delay value.

The 24-bit Cable Advance value is derived by dividing the cable delay by 2.

---

12 \[746 = 512 + 234\]
Appendix II  

DTI Client Functional Description

This appendix provides supporting information to assist development of compliant DTI servers.

II.1  

DTI Client Block Diagram

The block diagram shown below in Figure II–1 shows the data flow of the DTI client signal processing.

![Figure II–1 - DTI Client Block Diagram](image)
II.2 DTI Client PHY

The ping-pong DTI timing signal is passed through an EMI filter to ensure EMI compliance and minimize susceptibility. The signal then flows through a transformer to block common mode noise on the DTI timing signal. When receiving the DTI signal, driver A is fixed at ‘1’, driver B is fixed at ‘0’, and driver C is set to high impedance which provides a 100 Ohm termination that is biased at the midpoint. The receive signal is sliced at the zero crossing to recover the data. A receive signal less than a nominal level (400 mV) is not interpreted as data. This can be accomplished by sending the receive signal through a digital comparator with a bias on the inputs as shown in Figure II–2. The output of the burst detector is filtered so that it will provide a steady active state while data is present. The burst detect signal is used to qualify the RX_SIG.
In the transmit direction the drivers A, B and C are active and in phase. Drivers A and B generate the NRZ Manchester symbols simultaneously. Driver C provides pre-emphasis for the transmitted DTI signal.

II.3 DTI Client Frame Processor

A block diagram of an example DTI Frame processor is shown below in Figure II–3. The input to the DTI Frame processor block is an NRZ Manchester encoded digital signal from the PHY. The burst detect signal is also provided by the PHY (if available). The output from the DTI Frame Transmitter to the DTI PHY is a tri-state differential digital signal (DTI_TX).

![Figure II–3 - DTI Client Frame Processor](image)

The digital clock recovery utilizes a 149.8 MHz sample clock. This sample clock is derived from 10.24 MHz using a 512/35 multiplier. The digital clock recovery circuit operates in 2 states: Tracking and Flywheel. The clock recovery tracks the input signal only while the receive signal is present, and does not track the transmit signal that will be present at the input when the transmitter is enabled.

While the receive signal is not being used, the clock recovery is in the flywheel state and uses the 149.8 MHz sample clock, which is tuned to the correct frequency by the clock, to generate the carrier frequency.

Initially the clock recovery may be gated by the filtered burst detect signal from the DTI PHY until framing is established. The client will not be transmitting until framing is established. Once framing is established, the mod 512 bit counter is aligned. Then the bit counter is decoded and utilized to enable the clock recovery only when the client transmitted burst is completed and the burst detect is triggered.

The entire DTI Client Frame Processor operates from the recovered 10.24 MHz server clock (and the associated 5.12 MHz Manchester bit clock) since the roundtrip measurement process in the DTI Server requires a fixed 256-bit 5.12 MHz symbol clock delay.

The Frame Receiver block detects the preamble, receives the DTI payload, checks the data integrity and generates a 10 kHz CRC OK signal that is used to steer the clock. The device type, server status flags, and server cable advance, which are part of the DTI payload, are not updated if the frame has a CRC error.

The mod 512 bit counter is decoded to locate the beginning of the transmit slot. The frame transmitter generates the preamble, serializes the payload, appends a CRC16 cyclic redundancy checksum and sends the serial bit stream to the DTI PHY. The transmitter also reports the current client clock phase error measurement. The control signal for the transmit portion of the DTI PHY needs to be decoded from the mod 512 bit counter, and is only asserted if the receiver has properly framed.
The receive signal from the PHY will be processed by the DTI Frame Processor. The DTI Frame Processor decodes the Manchester signal, locates the end of the preamble, and then extracts the payload data. A CRC16 check is done on the receive data, and is used to validate the payload data and generate the DTI RX FRAME signal. The Cable Advance from the payload data and the DTI RX FRAME signal are used to synchronize the client clock.

After the DTI Frame Processor has synchronized to the incoming DTI timing signal, and if the received frame is error free, the client response is launched when the bit counter in the DTI Frame Processor reaches 256.
Appendix III   DTI Jitter Budget

The diagram below shows a reference model for the jitter budget analysis:

III.1 Model Description

The model characterized the accumulated jitter in the forward path (from the DTI server to the DTI client). The reverse path is not included as it impact is limited to establishing cable advance.
The output of the DTI server is a Manchester encoded frame. The frame includes the preamble, payload and CRC and is transmitted at a 10 kHz rate. The physical layer characteristics are specified in section 5 of the proposed standard. The principle specifications are:

- Peak differential symbol voltage: 2.2 to 2.6 V
- Common mode source noise: <50 mV
- 100 Ohm differential impedance

The DTI standard supports an all ones test signal mode at the output. The Transmit Jitter (TJ) test point is at the DTI server RJ-45 connector.

The next component is the transport. Section 5 stipulates that the transport is UTP category 5E cable (or better) with a maximum distance limit of 200 meters. The DTI transmission is half duplex (ping-pong) and is the only wire pair active in the cable to minimize interference and optimize delay compensation.

Section 5.4.5 specifies the common mode rejection requirements. The induced common mode noise level is 15 V (the same as 10BT in 802.3). Both the differential noise level in voltage and edge jitter is specified.

The mapping from common mode noise to edge jitter is modeled in two steps. First the differential noise level is established based on the following:

- The model assumes a white noise common mode source at the 15 V peak level.
- The minimum Common Mode Rejection Ratio (CMRR) is specified for both the cable and the terminating transformers (35 dB)

The second step is to map the amplitude noise level to the jitter level based on the minimum slew rate of the receive signal over the cable.

This jitter performance is testable at the input DTI client RJ45 connector. The Receive Jitter (RJ) is modeled as the power sum of the transmit jitter and common mode induced jitter in the transport.

The DTI frame receive process recovers the receive 10 kHz frame rate from the incoming bursts. The recovery process utilizes the preamble for alignment. The vendor is free to implement the frame recovery process parameters in any method consisting with meeting the output performance objectives. The model assumes a digital PLL based on the high frequency ~149 MHz local clock used for cable advance. The bandwidth of this recovery PLL is assumed to be a maximum of one full frame or less. The Receive Frame Jitter (RFJ) is therefore an internal test point that is included in the model to capture the jitter filtering aspects of the frame recovery process.

Finally, the DTI client clock is modeled in steady state as PLL. The reference input to the PLL is the 10 kHz receive frame process included the 149 MHz digital quantization noise.

The local oscillator is assumed to be the DTI minimum client oscillator. The loop bandwidth is assumed to be 1 Hz for this analysis.

### III.2 Analysis

#### III.2.1 Transmit Jitter Specification

The high frequency jitter >10 Hz is specified to be less than 50 ps RMS. This jitter allowance accommodates the expected noise in digital drive circuitry required in a DTI server. The transmit jitter is modeled as a white noise source.

#### III.2.2 Receive Jitter Analysis

The receive jitter is the power sum of the transmit jitter and the common mode noise related jitter. It can be viewed in the time domain as the delay variation of the receive eye-pattern. The common mode component is bounded by physical layer requirements.

The common mode induced edge jitter bound over 200 meters of cable is less than 2.005 ns RMS.

The total receive jitter is the power sum which is dominated by the common mode effect (2.01 ns RMS).

#### III.2.3 Receive Frame Jitter Analysis
The edge jitter on the eye-pattern is filtered in the frame recovery process. Assuming a preamble based filtering approach the effective noise reduction factor prior to aliasing into the 10 kHz frame rate is 11.3\(^{13}\). The resulting Receive Frame Jitter is then 177 ps RMS.

### III.2.4 10.24 MHz Output Jitter

The output jitter is the power sum of two components:

- The jitter power of the DTI minimum oscillator in the band of interest.
- The residual jitter power of the quantized 10 kHz frame signal in the band of interest

The output jitter given a 1 Hz loop filter bandwidth with no enhanced jitter suppression techniques is:

<table>
<thead>
<tr>
<th>HPF Jitter Cutoff Freq Hz(^{14})</th>
<th>Residual 10 kHz input jitter(^{15})</th>
<th>DTI Minimum Oscillator(^{16})</th>
<th>DTI 10.24 MHz Jitter</th>
<th>DOCSIS 2.0 Spec(^{17})</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>6.8</td>
<td>4.02</td>
<td>7.9</td>
<td>88</td>
</tr>
<tr>
<td>100</td>
<td>3.44</td>
<td>1.55</td>
<td>3.8</td>
<td>73</td>
</tr>
<tr>
<td>1000</td>
<td>0.72</td>
<td>0.46</td>
<td>0.86</td>
<td>70</td>
</tr>
</tbody>
</table>

The broadband jitter (10 Hz to \(\frac{1}{2}\) master clock) is shown in the first row. The 88 ps RMS budget is calculated from the DOCSIS 2.0 (6.3.8) by power summing the individual bands. In contrast, the DTI 10.24 MHz broadband jitter is 7.9 ps RMS. Recall that this jitter is under the conditions of maximum cable distance, maximum common mode noise and minimum DTI client oscillator. There is a better than 20 dB margin compared to the required master clock performance.

If we consider the direct use of the 10.24 MHz DTI signal to support RF carrier operation (with minimal additional jitter filtering), the more important aspect may be the high frequency jitter, as the carrier recovery will track the lower frequency components.

The third row shows the integrated jitter above 1 kHz. The 10.24 MHz output directly from the client has less than 1 ps (0.86) of jitter in this band. This is better than a 38 dB margin compared to the required master clock performance in this band.

\(^{13}\) Based on a particular implementation of frame clock recovery other methods may have more or less noise suppression.

\(^{14}\) High pass from cutoff to \(\frac{1}{2}\) master clock rate (5.12MHz)

\(^{15}\) Assuming worse case common mode noise over maximum 200 meter cable distance

\(^{16}\) Typical measured performance of a compliant VCTCXO

\(^{17}\) The numbers derived from the 50ps, 20ps, 50ps, 50ps integrated phase noise requirements for the master clock in DOCSIS 2.0.
Appendix IV  Symbol Clock Synchronization

In synchronous (S-CDMA) operation, the Downstream Symbol Clock is locked to the 10.24 MHz Master Clock using a 16 bit integer M/N ratio.

For the standard DOCSIS and EuroDOCSIS symbol rates, the recommended M/N ratios are shown in Table IV–1.

<table>
<thead>
<tr>
<th>Modulation</th>
<th>Symbol Rate</th>
<th>M/N</th>
</tr>
</thead>
<tbody>
<tr>
<td>EuroDOCSIS</td>
<td>6.952</td>
<td>869/1280</td>
</tr>
<tr>
<td>DOCSIS 64QAM</td>
<td>5.056941</td>
<td>401/812</td>
</tr>
<tr>
<td>DOCSIS 256QAM</td>
<td>5.360537</td>
<td>78/149</td>
</tr>
</tbody>
</table>

In an M-CMTS installation, the DTI Server-Client distributes a phase aligned Master Clock across multiple EQAMs. It is also desirable to control the phase of the Symbol Clocks generated by each EQAM. This can be achieved without additional signaling across the DTI interface.

The DOCSIS Timestamp Counter is a 32 bit counter clocked by the 10.24 Master Clock, which rolls over every 4294967296 clock cycles. Unfortunately, none of the required ‘n’ values divide evenly into this number.

The DTI Client also provides a ‘gpssec’ value. ‘gpssec’ is a 32-bit timestamp that is incremented every second, or more accurately, every 10240000 cycles of the 10.24 MHz Master Clock.

It is convenient to declare that a positive zero-crossing of all symbol clocks occurred at the Master Clock edge where the ‘gpssec’ counter was set to zero (January 6, 1980). Given this, it is possible, given the ‘gpssec’ counter value, to determine how many Master Clock cycles remain before the next symbol clock positive zero-crossing, as follows:

\[
\text{Master Clock cycles remaining} = (\text{gpssec} \times 10240000) \mod N
\]

For example, if the ‘gpssec’ value has just updated to 123456, then the number of Master Clock cycles remaining before a positive zero-crossing of the DOCSIS 256 QAM Symbol Clock (M/N=78/149) is given by:

\[
\text{Master Clock cycles remaining} = (123456 \times 10240000) \mod 149 = 135.
\]

This means that the DOCSIS 256 QAM Symbol will experience a positive zero-crossing in exactly 135 Master Clock cycles. This remainder value (135) can be used to ‘count-down’ to a reset pulse, or alternatively, can be forced directly into the divisor register of the NCO used to generate the symbol clock.

Given that the set of N values is limited, specific formulas can be used which simplify the math. Specifically for the three values of N in the table:

- N=1280  Master Clock cycles remaining = 0.
- N=812   Master Clock cycles remaining=((gpssec + rollover) MOD 203)*680) MOD 812
- N=149   Master Clock cycles remaining=((gpssec + rollover) MOD 149)*124) MOD 149

Note that for N=1280 there are exactly 8000 divide by N cycles in a second so that the cycle remaining is constant and zero.

Since this ‘n’ value does not divide evenly into $2^{32} \times 10240000$, this mechanism could cause a single cycle glitch when ‘gpssec’ rolls over. This will occur once every 136 years, and will occur first in the year 2116. To prevent this effect a rollover term is included. The rollover should be added starting at the rollover event in the year 2116. The rollover term is 74 for N=812 and 129 for N=149.
Appendix V  DTI High Speed Clock Considerations

One key aspect of the DTI timing protocol is the adoption of the nominal 149.8 MHz DTI high-speed clock. The precise definition of the DTI high-speed clock is: 10.24 MHz * 512/35. The DTI high-speed clock permits an all-digital integrated implementation of phase measurement functions with low residual jitter and phase bias. Phase measurement is required in the client to precisely lock the client 10 kHz clock to the receive clock with cable advance applied. The server requires precise phase measurement to perform calculation of cable advance. Also digital receive clock recovery may utilize the high-speed clock to support all digital implementations. The selection of the DTI high-speed clock is a trade-off between output jitter and bias.

For example, one simple approach is to select a direct multiple of the master clock. A high-speed clock of 153.6 MHz is exactly 10.24 MHz * 15. One could consider a counter measuring the delta phase between the 10 kHz receive clock and the local client 10 kHz clock\(^{18}\). In the absence of noise, the measurement result would be static for delay changes up to the nominal 6.5 ns of the high-speed clock. While the resulting jitter would be low the alignment error could be the full 6.5 ns. Real world noise and bias variation would yield 6.5 ns transient activity and degrade operation, especially S-CDMA precise ranging.

The selection of the non-integer (512/35 = 14.62857….) multiple generates a fractional clock dither pattern that repeats every 35 DTI timeslots as shown in Figure V–1.

This dither pattern permits discrimination of phase shifts error to 190 ps resolution while constraining pattern jitter so that the client PLL can effectively filter it. Consider the same counter as above measuring the delta phase between the receive signal and local 10kHz signal, but now using the 149.8 MHz DTI high-speed clock. If the phase offset is 191 ps the least significant bit of the counter will toggle as shown if Figure V–2. The least significant bit toggles to “one” once every 35 DTI timeslots. This pattern will be averaged over the client PLL bandwidth and for a 10 Hz PLL the average phase is 187 ps with less than 5 ps residual jitter. If we increase the phase offset to 381 ps the least significant bit will now toggle as shown in Figure V–3. Now the pattern is two “one” pulses every 35 DTI timeslots with the average output phase measurement of 374 ps and less than 5 ps of residual jitter.

---

18 This is just one example where jitter and bias issues could arise. The same issues need to be consider for digital clock recovery of the DTI receive signal as well as cable delay measurement.
Figure V–2 - Phase Measurement Dither Pattern 191 ps Offset

Figure V–3 - Phase Measurement Dither Pattern 381 ps Offset